Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
836856 |
479663 |
0 |
0 |
T2 |
1442 |
0 |
0 |
0 |
T3 |
301582 |
7289 |
0 |
0 |
T4 |
523888 |
1116227 |
0 |
0 |
T5 |
1274584 |
1155103 |
0 |
0 |
T6 |
346398 |
150 |
0 |
0 |
T7 |
92190 |
2805 |
0 |
0 |
T8 |
215612 |
1127705 |
0 |
0 |
T9 |
1253368 |
26690 |
0 |
0 |
T10 |
634208 |
878895 |
0 |
0 |
T11 |
0 |
77413 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
836856 |
836840 |
0 |
0 |
T2 |
1442 |
1340 |
0 |
0 |
T3 |
301582 |
301450 |
0 |
0 |
T4 |
523888 |
523878 |
0 |
0 |
T5 |
1274584 |
1274564 |
0 |
0 |
T6 |
346398 |
346266 |
0 |
0 |
T7 |
92190 |
92054 |
0 |
0 |
T8 |
215612 |
215604 |
0 |
0 |
T9 |
1253368 |
1253198 |
0 |
0 |
T10 |
634208 |
634196 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
836856 |
836840 |
0 |
0 |
T2 |
1442 |
1340 |
0 |
0 |
T3 |
301582 |
301450 |
0 |
0 |
T4 |
523888 |
523878 |
0 |
0 |
T5 |
1274584 |
1274564 |
0 |
0 |
T6 |
346398 |
346266 |
0 |
0 |
T7 |
92190 |
92054 |
0 |
0 |
T8 |
215612 |
215604 |
0 |
0 |
T9 |
1253368 |
1253198 |
0 |
0 |
T10 |
634208 |
634196 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
836856 |
836840 |
0 |
0 |
T2 |
1442 |
1340 |
0 |
0 |
T3 |
301582 |
301450 |
0 |
0 |
T4 |
523888 |
523878 |
0 |
0 |
T5 |
1274584 |
1274564 |
0 |
0 |
T6 |
346398 |
346266 |
0 |
0 |
T7 |
92190 |
92054 |
0 |
0 |
T8 |
215612 |
215604 |
0 |
0 |
T9 |
1253368 |
1253198 |
0 |
0 |
T10 |
634208 |
634196 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
836856 |
479663 |
0 |
0 |
T2 |
1442 |
0 |
0 |
0 |
T3 |
301582 |
7289 |
0 |
0 |
T4 |
523888 |
1116227 |
0 |
0 |
T5 |
1274584 |
1155103 |
0 |
0 |
T6 |
346398 |
150 |
0 |
0 |
T7 |
92190 |
2805 |
0 |
0 |
T8 |
215612 |
1127705 |
0 |
0 |
T9 |
1253368 |
26690 |
0 |
0 |
T10 |
634208 |
878895 |
0 |
0 |
T11 |
0 |
77413 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2034617989 |
0 |
0 |
T1 |
418428 |
455189 |
0 |
0 |
T2 |
721 |
0 |
0 |
0 |
T3 |
150791 |
10 |
0 |
0 |
T4 |
261944 |
960964 |
0 |
0 |
T5 |
637292 |
443204 |
0 |
0 |
T6 |
173199 |
13 |
0 |
0 |
T7 |
46095 |
10 |
0 |
0 |
T8 |
107806 |
446345 |
0 |
0 |
T9 |
626684 |
10 |
0 |
0 |
T10 |
317104 |
765610 |
0 |
0 |
T11 |
0 |
72575 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
418428 |
418420 |
0 |
0 |
T2 |
721 |
670 |
0 |
0 |
T3 |
150791 |
150725 |
0 |
0 |
T4 |
261944 |
261939 |
0 |
0 |
T5 |
637292 |
637282 |
0 |
0 |
T6 |
173199 |
173133 |
0 |
0 |
T7 |
46095 |
46027 |
0 |
0 |
T8 |
107806 |
107802 |
0 |
0 |
T9 |
626684 |
626599 |
0 |
0 |
T10 |
317104 |
317098 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
418428 |
418420 |
0 |
0 |
T2 |
721 |
670 |
0 |
0 |
T3 |
150791 |
150725 |
0 |
0 |
T4 |
261944 |
261939 |
0 |
0 |
T5 |
637292 |
637282 |
0 |
0 |
T6 |
173199 |
173133 |
0 |
0 |
T7 |
46095 |
46027 |
0 |
0 |
T8 |
107806 |
107802 |
0 |
0 |
T9 |
626684 |
626599 |
0 |
0 |
T10 |
317104 |
317098 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
418428 |
418420 |
0 |
0 |
T2 |
721 |
670 |
0 |
0 |
T3 |
150791 |
150725 |
0 |
0 |
T4 |
261944 |
261939 |
0 |
0 |
T5 |
637292 |
637282 |
0 |
0 |
T6 |
173199 |
173133 |
0 |
0 |
T7 |
46095 |
46027 |
0 |
0 |
T8 |
107806 |
107802 |
0 |
0 |
T9 |
626684 |
626599 |
0 |
0 |
T10 |
317104 |
317098 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2034617989 |
0 |
0 |
T1 |
418428 |
455189 |
0 |
0 |
T2 |
721 |
0 |
0 |
0 |
T3 |
150791 |
10 |
0 |
0 |
T4 |
261944 |
960964 |
0 |
0 |
T5 |
637292 |
443204 |
0 |
0 |
T6 |
173199 |
13 |
0 |
0 |
T7 |
46095 |
10 |
0 |
0 |
T8 |
107806 |
446345 |
0 |
0 |
T9 |
626684 |
10 |
0 |
0 |
T10 |
317104 |
765610 |
0 |
0 |
T11 |
0 |
72575 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
769772513 |
0 |
0 |
T1 |
418428 |
24474 |
0 |
0 |
T2 |
721 |
0 |
0 |
0 |
T3 |
150791 |
7279 |
0 |
0 |
T4 |
261944 |
155263 |
0 |
0 |
T5 |
637292 |
711899 |
0 |
0 |
T6 |
173199 |
137 |
0 |
0 |
T7 |
46095 |
2795 |
0 |
0 |
T8 |
107806 |
681360 |
0 |
0 |
T9 |
626684 |
26680 |
0 |
0 |
T10 |
317104 |
113285 |
0 |
0 |
T11 |
0 |
4838 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
418428 |
418420 |
0 |
0 |
T2 |
721 |
670 |
0 |
0 |
T3 |
150791 |
150725 |
0 |
0 |
T4 |
261944 |
261939 |
0 |
0 |
T5 |
637292 |
637282 |
0 |
0 |
T6 |
173199 |
173133 |
0 |
0 |
T7 |
46095 |
46027 |
0 |
0 |
T8 |
107806 |
107802 |
0 |
0 |
T9 |
626684 |
626599 |
0 |
0 |
T10 |
317104 |
317098 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
418428 |
418420 |
0 |
0 |
T2 |
721 |
670 |
0 |
0 |
T3 |
150791 |
150725 |
0 |
0 |
T4 |
261944 |
261939 |
0 |
0 |
T5 |
637292 |
637282 |
0 |
0 |
T6 |
173199 |
173133 |
0 |
0 |
T7 |
46095 |
46027 |
0 |
0 |
T8 |
107806 |
107802 |
0 |
0 |
T9 |
626684 |
626599 |
0 |
0 |
T10 |
317104 |
317098 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
418428 |
418420 |
0 |
0 |
T2 |
721 |
670 |
0 |
0 |
T3 |
150791 |
150725 |
0 |
0 |
T4 |
261944 |
261939 |
0 |
0 |
T5 |
637292 |
637282 |
0 |
0 |
T6 |
173199 |
173133 |
0 |
0 |
T7 |
46095 |
46027 |
0 |
0 |
T8 |
107806 |
107802 |
0 |
0 |
T9 |
626684 |
626599 |
0 |
0 |
T10 |
317104 |
317098 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
769772513 |
0 |
0 |
T1 |
418428 |
24474 |
0 |
0 |
T2 |
721 |
0 |
0 |
0 |
T3 |
150791 |
7279 |
0 |
0 |
T4 |
261944 |
155263 |
0 |
0 |
T5 |
637292 |
711899 |
0 |
0 |
T6 |
173199 |
137 |
0 |
0 |
T7 |
46095 |
2795 |
0 |
0 |
T8 |
107806 |
681360 |
0 |
0 |
T9 |
626684 |
26680 |
0 |
0 |
T10 |
317104 |
113285 |
0 |
0 |
T11 |
0 |
4838 |
0 |
0 |