Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
445940 |
402234 |
0 |
0 |
T2 |
425990 |
578303 |
0 |
0 |
T3 |
942272 |
317273 |
0 |
0 |
T4 |
279428 |
179215 |
0 |
0 |
T5 |
539908 |
372439 |
0 |
0 |
T6 |
391796 |
306043 |
0 |
0 |
T7 |
521808 |
493829 |
0 |
0 |
T8 |
774398 |
434079 |
0 |
0 |
T9 |
101928 |
4348 |
0 |
0 |
T10 |
1850024 |
988202 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
445940 |
445922 |
0 |
0 |
T2 |
425990 |
425972 |
0 |
0 |
T3 |
942272 |
942158 |
0 |
0 |
T4 |
279428 |
279426 |
0 |
0 |
T5 |
539908 |
539894 |
0 |
0 |
T6 |
391796 |
391782 |
0 |
0 |
T7 |
521808 |
521792 |
0 |
0 |
T8 |
774398 |
774380 |
0 |
0 |
T9 |
101928 |
101742 |
0 |
0 |
T10 |
1850024 |
1850014 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
445940 |
445922 |
0 |
0 |
T2 |
425990 |
425972 |
0 |
0 |
T3 |
942272 |
942158 |
0 |
0 |
T4 |
279428 |
279426 |
0 |
0 |
T5 |
539908 |
539894 |
0 |
0 |
T6 |
391796 |
391782 |
0 |
0 |
T7 |
521808 |
521792 |
0 |
0 |
T8 |
774398 |
774380 |
0 |
0 |
T9 |
101928 |
101742 |
0 |
0 |
T10 |
1850024 |
1850014 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
445940 |
445922 |
0 |
0 |
T2 |
425990 |
425972 |
0 |
0 |
T3 |
942272 |
942158 |
0 |
0 |
T4 |
279428 |
279426 |
0 |
0 |
T5 |
539908 |
539894 |
0 |
0 |
T6 |
391796 |
391782 |
0 |
0 |
T7 |
521808 |
521792 |
0 |
0 |
T8 |
774398 |
774380 |
0 |
0 |
T9 |
101928 |
101742 |
0 |
0 |
T10 |
1850024 |
1850014 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
445940 |
402234 |
0 |
0 |
T2 |
425990 |
578303 |
0 |
0 |
T3 |
942272 |
317273 |
0 |
0 |
T4 |
279428 |
179215 |
0 |
0 |
T5 |
539908 |
372439 |
0 |
0 |
T6 |
391796 |
306043 |
0 |
0 |
T7 |
521808 |
493829 |
0 |
0 |
T8 |
774398 |
434079 |
0 |
0 |
T9 |
101928 |
4348 |
0 |
0 |
T10 |
1850024 |
988202 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1967828276 |
0 |
0 |
T1 |
222970 |
379586 |
0 |
0 |
T2 |
212995 |
141470 |
0 |
0 |
T3 |
471136 |
66011 |
0 |
0 |
T4 |
139714 |
126915 |
0 |
0 |
T5 |
269954 |
250725 |
0 |
0 |
T6 |
195898 |
180590 |
0 |
0 |
T7 |
260904 |
234689 |
0 |
0 |
T8 |
387199 |
262935 |
0 |
0 |
T9 |
50964 |
0 |
0 |
0 |
T10 |
925012 |
496317 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
222970 |
222961 |
0 |
0 |
T2 |
212995 |
212986 |
0 |
0 |
T3 |
471136 |
471079 |
0 |
0 |
T4 |
139714 |
139713 |
0 |
0 |
T5 |
269954 |
269947 |
0 |
0 |
T6 |
195898 |
195891 |
0 |
0 |
T7 |
260904 |
260896 |
0 |
0 |
T8 |
387199 |
387190 |
0 |
0 |
T9 |
50964 |
50871 |
0 |
0 |
T10 |
925012 |
925007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
222970 |
222961 |
0 |
0 |
T2 |
212995 |
212986 |
0 |
0 |
T3 |
471136 |
471079 |
0 |
0 |
T4 |
139714 |
139713 |
0 |
0 |
T5 |
269954 |
269947 |
0 |
0 |
T6 |
195898 |
195891 |
0 |
0 |
T7 |
260904 |
260896 |
0 |
0 |
T8 |
387199 |
387190 |
0 |
0 |
T9 |
50964 |
50871 |
0 |
0 |
T10 |
925012 |
925007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
222970 |
222961 |
0 |
0 |
T2 |
212995 |
212986 |
0 |
0 |
T3 |
471136 |
471079 |
0 |
0 |
T4 |
139714 |
139713 |
0 |
0 |
T5 |
269954 |
269947 |
0 |
0 |
T6 |
195898 |
195891 |
0 |
0 |
T7 |
260904 |
260896 |
0 |
0 |
T8 |
387199 |
387190 |
0 |
0 |
T9 |
50964 |
50871 |
0 |
0 |
T10 |
925012 |
925007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1967828276 |
0 |
0 |
T1 |
222970 |
379586 |
0 |
0 |
T2 |
212995 |
141470 |
0 |
0 |
T3 |
471136 |
66011 |
0 |
0 |
T4 |
139714 |
126915 |
0 |
0 |
T5 |
269954 |
250725 |
0 |
0 |
T6 |
195898 |
180590 |
0 |
0 |
T7 |
260904 |
234689 |
0 |
0 |
T8 |
387199 |
262935 |
0 |
0 |
T9 |
50964 |
0 |
0 |
0 |
T10 |
925012 |
496317 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
724592230 |
0 |
0 |
T1 |
222970 |
22648 |
0 |
0 |
T2 |
212995 |
436833 |
0 |
0 |
T3 |
471136 |
251262 |
0 |
0 |
T4 |
139714 |
52300 |
0 |
0 |
T5 |
269954 |
121714 |
0 |
0 |
T6 |
195898 |
125453 |
0 |
0 |
T7 |
260904 |
259140 |
0 |
0 |
T8 |
387199 |
171144 |
0 |
0 |
T9 |
50964 |
4348 |
0 |
0 |
T10 |
925012 |
491885 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
222970 |
222961 |
0 |
0 |
T2 |
212995 |
212986 |
0 |
0 |
T3 |
471136 |
471079 |
0 |
0 |
T4 |
139714 |
139713 |
0 |
0 |
T5 |
269954 |
269947 |
0 |
0 |
T6 |
195898 |
195891 |
0 |
0 |
T7 |
260904 |
260896 |
0 |
0 |
T8 |
387199 |
387190 |
0 |
0 |
T9 |
50964 |
50871 |
0 |
0 |
T10 |
925012 |
925007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
222970 |
222961 |
0 |
0 |
T2 |
212995 |
212986 |
0 |
0 |
T3 |
471136 |
471079 |
0 |
0 |
T4 |
139714 |
139713 |
0 |
0 |
T5 |
269954 |
269947 |
0 |
0 |
T6 |
195898 |
195891 |
0 |
0 |
T7 |
260904 |
260896 |
0 |
0 |
T8 |
387199 |
387190 |
0 |
0 |
T9 |
50964 |
50871 |
0 |
0 |
T10 |
925012 |
925007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
222970 |
222961 |
0 |
0 |
T2 |
212995 |
212986 |
0 |
0 |
T3 |
471136 |
471079 |
0 |
0 |
T4 |
139714 |
139713 |
0 |
0 |
T5 |
269954 |
269947 |
0 |
0 |
T6 |
195898 |
195891 |
0 |
0 |
T7 |
260904 |
260896 |
0 |
0 |
T8 |
387199 |
387190 |
0 |
0 |
T9 |
50964 |
50871 |
0 |
0 |
T10 |
925012 |
925007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
724592230 |
0 |
0 |
T1 |
222970 |
22648 |
0 |
0 |
T2 |
212995 |
436833 |
0 |
0 |
T3 |
471136 |
251262 |
0 |
0 |
T4 |
139714 |
52300 |
0 |
0 |
T5 |
269954 |
121714 |
0 |
0 |
T6 |
195898 |
125453 |
0 |
0 |
T7 |
260904 |
259140 |
0 |
0 |
T8 |
387199 |
171144 |
0 |
0 |
T9 |
50964 |
4348 |
0 |
0 |
T10 |
925012 |
491885 |
0 |
0 |