Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
478092 |
260939 |
0 |
0 |
T2 |
213434 |
494079 |
0 |
0 |
T3 |
394276 |
177398 |
0 |
0 |
T4 |
1706062 |
900675 |
0 |
0 |
T5 |
1092242 |
595100 |
0 |
0 |
T6 |
485936 |
332120 |
0 |
0 |
T7 |
344064 |
670692 |
0 |
0 |
T8 |
664906 |
601833 |
0 |
0 |
T9 |
622574 |
643708 |
0 |
0 |
T10 |
716070 |
1571461 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
478092 |
478072 |
0 |
0 |
T2 |
213434 |
213432 |
0 |
0 |
T3 |
394276 |
394260 |
0 |
0 |
T4 |
1706062 |
1705930 |
0 |
0 |
T5 |
1092242 |
1092226 |
0 |
0 |
T6 |
485936 |
485920 |
0 |
0 |
T7 |
344064 |
344062 |
0 |
0 |
T8 |
664906 |
664890 |
0 |
0 |
T9 |
622574 |
622546 |
0 |
0 |
T10 |
716070 |
716048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
478092 |
478072 |
0 |
0 |
T2 |
213434 |
213432 |
0 |
0 |
T3 |
394276 |
394260 |
0 |
0 |
T4 |
1706062 |
1705930 |
0 |
0 |
T5 |
1092242 |
1092226 |
0 |
0 |
T6 |
485936 |
485920 |
0 |
0 |
T7 |
344064 |
344062 |
0 |
0 |
T8 |
664906 |
664890 |
0 |
0 |
T9 |
622574 |
622546 |
0 |
0 |
T10 |
716070 |
716048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
478092 |
478072 |
0 |
0 |
T2 |
213434 |
213432 |
0 |
0 |
T3 |
394276 |
394260 |
0 |
0 |
T4 |
1706062 |
1705930 |
0 |
0 |
T5 |
1092242 |
1092226 |
0 |
0 |
T6 |
485936 |
485920 |
0 |
0 |
T7 |
344064 |
344062 |
0 |
0 |
T8 |
664906 |
664890 |
0 |
0 |
T9 |
622574 |
622546 |
0 |
0 |
T10 |
716070 |
716048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
478092 |
260939 |
0 |
0 |
T2 |
213434 |
494079 |
0 |
0 |
T3 |
394276 |
177398 |
0 |
0 |
T4 |
1706062 |
900675 |
0 |
0 |
T5 |
1092242 |
595100 |
0 |
0 |
T6 |
485936 |
332120 |
0 |
0 |
T7 |
344064 |
670692 |
0 |
0 |
T8 |
664906 |
601833 |
0 |
0 |
T9 |
622574 |
643708 |
0 |
0 |
T10 |
716070 |
1571461 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1982429022 |
0 |
0 |
T1 |
239046 |
114506 |
0 |
0 |
T2 |
106717 |
377064 |
0 |
0 |
T3 |
197138 |
102310 |
0 |
0 |
T4 |
853031 |
788992 |
0 |
0 |
T5 |
546121 |
393201 |
0 |
0 |
T6 |
242968 |
223136 |
0 |
0 |
T7 |
172032 |
375401 |
0 |
0 |
T8 |
332453 |
481107 |
0 |
0 |
T9 |
311287 |
269280 |
0 |
0 |
T10 |
358035 |
942321 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
239046 |
239036 |
0 |
0 |
T2 |
106717 |
106716 |
0 |
0 |
T3 |
197138 |
197130 |
0 |
0 |
T4 |
853031 |
852965 |
0 |
0 |
T5 |
546121 |
546113 |
0 |
0 |
T6 |
242968 |
242960 |
0 |
0 |
T7 |
172032 |
172031 |
0 |
0 |
T8 |
332453 |
332445 |
0 |
0 |
T9 |
311287 |
311273 |
0 |
0 |
T10 |
358035 |
358024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
239046 |
239036 |
0 |
0 |
T2 |
106717 |
106716 |
0 |
0 |
T3 |
197138 |
197130 |
0 |
0 |
T4 |
853031 |
852965 |
0 |
0 |
T5 |
546121 |
546113 |
0 |
0 |
T6 |
242968 |
242960 |
0 |
0 |
T7 |
172032 |
172031 |
0 |
0 |
T8 |
332453 |
332445 |
0 |
0 |
T9 |
311287 |
311273 |
0 |
0 |
T10 |
358035 |
358024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
239046 |
239036 |
0 |
0 |
T2 |
106717 |
106716 |
0 |
0 |
T3 |
197138 |
197130 |
0 |
0 |
T4 |
853031 |
852965 |
0 |
0 |
T5 |
546121 |
546113 |
0 |
0 |
T6 |
242968 |
242960 |
0 |
0 |
T7 |
172032 |
172031 |
0 |
0 |
T8 |
332453 |
332445 |
0 |
0 |
T9 |
311287 |
311273 |
0 |
0 |
T10 |
358035 |
358024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1982429022 |
0 |
0 |
T1 |
239046 |
114506 |
0 |
0 |
T2 |
106717 |
377064 |
0 |
0 |
T3 |
197138 |
102310 |
0 |
0 |
T4 |
853031 |
788992 |
0 |
0 |
T5 |
546121 |
393201 |
0 |
0 |
T6 |
242968 |
223136 |
0 |
0 |
T7 |
172032 |
375401 |
0 |
0 |
T8 |
332453 |
481107 |
0 |
0 |
T9 |
311287 |
269280 |
0 |
0 |
T10 |
358035 |
942321 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T10,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
724252272 |
0 |
0 |
T1 |
239046 |
146433 |
0 |
0 |
T2 |
106717 |
117015 |
0 |
0 |
T3 |
197138 |
75088 |
0 |
0 |
T4 |
853031 |
111683 |
0 |
0 |
T5 |
546121 |
201899 |
0 |
0 |
T6 |
242968 |
108984 |
0 |
0 |
T7 |
172032 |
295291 |
0 |
0 |
T8 |
332453 |
120726 |
0 |
0 |
T9 |
311287 |
374428 |
0 |
0 |
T10 |
358035 |
629140 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
239046 |
239036 |
0 |
0 |
T2 |
106717 |
106716 |
0 |
0 |
T3 |
197138 |
197130 |
0 |
0 |
T4 |
853031 |
852965 |
0 |
0 |
T5 |
546121 |
546113 |
0 |
0 |
T6 |
242968 |
242960 |
0 |
0 |
T7 |
172032 |
172031 |
0 |
0 |
T8 |
332453 |
332445 |
0 |
0 |
T9 |
311287 |
311273 |
0 |
0 |
T10 |
358035 |
358024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
239046 |
239036 |
0 |
0 |
T2 |
106717 |
106716 |
0 |
0 |
T3 |
197138 |
197130 |
0 |
0 |
T4 |
853031 |
852965 |
0 |
0 |
T5 |
546121 |
546113 |
0 |
0 |
T6 |
242968 |
242960 |
0 |
0 |
T7 |
172032 |
172031 |
0 |
0 |
T8 |
332453 |
332445 |
0 |
0 |
T9 |
311287 |
311273 |
0 |
0 |
T10 |
358035 |
358024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
239046 |
239036 |
0 |
0 |
T2 |
106717 |
106716 |
0 |
0 |
T3 |
197138 |
197130 |
0 |
0 |
T4 |
853031 |
852965 |
0 |
0 |
T5 |
546121 |
546113 |
0 |
0 |
T6 |
242968 |
242960 |
0 |
0 |
T7 |
172032 |
172031 |
0 |
0 |
T8 |
332453 |
332445 |
0 |
0 |
T9 |
311287 |
311273 |
0 |
0 |
T10 |
358035 |
358024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
724252272 |
0 |
0 |
T1 |
239046 |
146433 |
0 |
0 |
T2 |
106717 |
117015 |
0 |
0 |
T3 |
197138 |
75088 |
0 |
0 |
T4 |
853031 |
111683 |
0 |
0 |
T5 |
546121 |
201899 |
0 |
0 |
T6 |
242968 |
108984 |
0 |
0 |
T7 |
172032 |
295291 |
0 |
0 |
T8 |
332453 |
120726 |
0 |
0 |
T9 |
311287 |
374428 |
0 |
0 |
T10 |
358035 |
629140 |
0 |
0 |