Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1979466 |
777735 |
0 |
0 |
T2 |
244710 |
302837 |
0 |
0 |
T3 |
855798 |
58606 |
0 |
0 |
T4 |
347390 |
896311 |
0 |
0 |
T5 |
497442 |
845660 |
0 |
0 |
T6 |
85698 |
2412 |
0 |
0 |
T7 |
174530 |
72 |
0 |
0 |
T8 |
1978494 |
1323720 |
0 |
0 |
T9 |
303422 |
873570 |
0 |
0 |
T10 |
210452 |
894873 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1979466 |
1979450 |
0 |
0 |
T2 |
244710 |
244698 |
0 |
0 |
T3 |
855798 |
855656 |
0 |
0 |
T4 |
347390 |
347370 |
0 |
0 |
T5 |
497442 |
497428 |
0 |
0 |
T6 |
85698 |
85542 |
0 |
0 |
T7 |
174530 |
174430 |
0 |
0 |
T8 |
1978494 |
1978302 |
0 |
0 |
T9 |
303422 |
303402 |
0 |
0 |
T10 |
210452 |
210438 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1979466 |
1979450 |
0 |
0 |
T2 |
244710 |
244698 |
0 |
0 |
T3 |
855798 |
855656 |
0 |
0 |
T4 |
347390 |
347370 |
0 |
0 |
T5 |
497442 |
497428 |
0 |
0 |
T6 |
85698 |
85542 |
0 |
0 |
T7 |
174530 |
174430 |
0 |
0 |
T8 |
1978494 |
1978302 |
0 |
0 |
T9 |
303422 |
303402 |
0 |
0 |
T10 |
210452 |
210438 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1979466 |
1979450 |
0 |
0 |
T2 |
244710 |
244698 |
0 |
0 |
T3 |
855798 |
855656 |
0 |
0 |
T4 |
347390 |
347370 |
0 |
0 |
T5 |
497442 |
497428 |
0 |
0 |
T6 |
85698 |
85542 |
0 |
0 |
T7 |
174530 |
174430 |
0 |
0 |
T8 |
1978494 |
1978302 |
0 |
0 |
T9 |
303422 |
303402 |
0 |
0 |
T10 |
210452 |
210438 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1979466 |
777735 |
0 |
0 |
T2 |
244710 |
302837 |
0 |
0 |
T3 |
855798 |
58606 |
0 |
0 |
T4 |
347390 |
896311 |
0 |
0 |
T5 |
497442 |
845660 |
0 |
0 |
T6 |
85698 |
2412 |
0 |
0 |
T7 |
174530 |
72 |
0 |
0 |
T8 |
1978494 |
1323720 |
0 |
0 |
T9 |
303422 |
873570 |
0 |
0 |
T10 |
210452 |
894873 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1937745020 |
0 |
0 |
T1 |
989733 |
388450 |
0 |
0 |
T2 |
122355 |
102326 |
0 |
0 |
T3 |
427899 |
0 |
0 |
0 |
T4 |
173695 |
790826 |
0 |
0 |
T5 |
248721 |
182697 |
0 |
0 |
T6 |
42849 |
10 |
0 |
0 |
T7 |
87265 |
7 |
0 |
0 |
T8 |
989247 |
900774 |
0 |
0 |
T9 |
151711 |
764823 |
0 |
0 |
T10 |
105226 |
893464 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
989733 |
989725 |
0 |
0 |
T2 |
122355 |
122349 |
0 |
0 |
T3 |
427899 |
427828 |
0 |
0 |
T4 |
173695 |
173685 |
0 |
0 |
T5 |
248721 |
248714 |
0 |
0 |
T6 |
42849 |
42771 |
0 |
0 |
T7 |
87265 |
87215 |
0 |
0 |
T8 |
989247 |
989151 |
0 |
0 |
T9 |
151711 |
151701 |
0 |
0 |
T10 |
105226 |
105219 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
989733 |
989725 |
0 |
0 |
T2 |
122355 |
122349 |
0 |
0 |
T3 |
427899 |
427828 |
0 |
0 |
T4 |
173695 |
173685 |
0 |
0 |
T5 |
248721 |
248714 |
0 |
0 |
T6 |
42849 |
42771 |
0 |
0 |
T7 |
87265 |
87215 |
0 |
0 |
T8 |
989247 |
989151 |
0 |
0 |
T9 |
151711 |
151701 |
0 |
0 |
T10 |
105226 |
105219 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
989733 |
989725 |
0 |
0 |
T2 |
122355 |
122349 |
0 |
0 |
T3 |
427899 |
427828 |
0 |
0 |
T4 |
173695 |
173685 |
0 |
0 |
T5 |
248721 |
248714 |
0 |
0 |
T6 |
42849 |
42771 |
0 |
0 |
T7 |
87265 |
87215 |
0 |
0 |
T8 |
989247 |
989151 |
0 |
0 |
T9 |
151711 |
151701 |
0 |
0 |
T10 |
105226 |
105219 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1937745020 |
0 |
0 |
T1 |
989733 |
388450 |
0 |
0 |
T2 |
122355 |
102326 |
0 |
0 |
T3 |
427899 |
0 |
0 |
0 |
T4 |
173695 |
790826 |
0 |
0 |
T5 |
248721 |
182697 |
0 |
0 |
T6 |
42849 |
10 |
0 |
0 |
T7 |
87265 |
7 |
0 |
0 |
T8 |
989247 |
900774 |
0 |
0 |
T9 |
151711 |
764823 |
0 |
0 |
T10 |
105226 |
893464 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T8,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
755477340 |
0 |
0 |
T1 |
989733 |
389285 |
0 |
0 |
T2 |
122355 |
200511 |
0 |
0 |
T3 |
427899 |
58606 |
0 |
0 |
T4 |
173695 |
105485 |
0 |
0 |
T5 |
248721 |
662963 |
0 |
0 |
T6 |
42849 |
2402 |
0 |
0 |
T7 |
87265 |
65 |
0 |
0 |
T8 |
989247 |
422946 |
0 |
0 |
T9 |
151711 |
108747 |
0 |
0 |
T10 |
105226 |
1409 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
989733 |
989725 |
0 |
0 |
T2 |
122355 |
122349 |
0 |
0 |
T3 |
427899 |
427828 |
0 |
0 |
T4 |
173695 |
173685 |
0 |
0 |
T5 |
248721 |
248714 |
0 |
0 |
T6 |
42849 |
42771 |
0 |
0 |
T7 |
87265 |
87215 |
0 |
0 |
T8 |
989247 |
989151 |
0 |
0 |
T9 |
151711 |
151701 |
0 |
0 |
T10 |
105226 |
105219 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
989733 |
989725 |
0 |
0 |
T2 |
122355 |
122349 |
0 |
0 |
T3 |
427899 |
427828 |
0 |
0 |
T4 |
173695 |
173685 |
0 |
0 |
T5 |
248721 |
248714 |
0 |
0 |
T6 |
42849 |
42771 |
0 |
0 |
T7 |
87265 |
87215 |
0 |
0 |
T8 |
989247 |
989151 |
0 |
0 |
T9 |
151711 |
151701 |
0 |
0 |
T10 |
105226 |
105219 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
989733 |
989725 |
0 |
0 |
T2 |
122355 |
122349 |
0 |
0 |
T3 |
427899 |
427828 |
0 |
0 |
T4 |
173695 |
173685 |
0 |
0 |
T5 |
248721 |
248714 |
0 |
0 |
T6 |
42849 |
42771 |
0 |
0 |
T7 |
87265 |
87215 |
0 |
0 |
T8 |
989247 |
989151 |
0 |
0 |
T9 |
151711 |
151701 |
0 |
0 |
T10 |
105226 |
105219 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
755477340 |
0 |
0 |
T1 |
989733 |
389285 |
0 |
0 |
T2 |
122355 |
200511 |
0 |
0 |
T3 |
427899 |
58606 |
0 |
0 |
T4 |
173695 |
105485 |
0 |
0 |
T5 |
248721 |
662963 |
0 |
0 |
T6 |
42849 |
2402 |
0 |
0 |
T7 |
87265 |
65 |
0 |
0 |
T8 |
989247 |
422946 |
0 |
0 |
T9 |
151711 |
108747 |
0 |
0 |
T10 |
105226 |
1409 |
0 |
0 |