Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1047802 |
523156 |
0 |
0 |
T2 |
343006 |
1416332 |
0 |
0 |
T3 |
1495450 |
844046 |
0 |
0 |
T4 |
520706 |
1030998 |
0 |
0 |
T5 |
81354 |
1120 |
0 |
0 |
T6 |
131558 |
7008 |
0 |
0 |
T7 |
1063676 |
152410 |
0 |
0 |
T8 |
2272 |
0 |
0 |
0 |
T9 |
550654 |
36787 |
0 |
0 |
T10 |
1786836 |
1032856 |
0 |
0 |
T11 |
0 |
958682 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1047802 |
1047644 |
0 |
0 |
T2 |
343006 |
342992 |
0 |
0 |
T3 |
1495450 |
1495268 |
0 |
0 |
T4 |
520706 |
520692 |
0 |
0 |
T5 |
81354 |
81206 |
0 |
0 |
T6 |
131558 |
131372 |
0 |
0 |
T7 |
1063676 |
1063508 |
0 |
0 |
T8 |
2272 |
2170 |
0 |
0 |
T9 |
550654 |
550454 |
0 |
0 |
T10 |
1786836 |
1786668 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1047802 |
1047644 |
0 |
0 |
T2 |
343006 |
342992 |
0 |
0 |
T3 |
1495450 |
1495268 |
0 |
0 |
T4 |
520706 |
520692 |
0 |
0 |
T5 |
81354 |
81206 |
0 |
0 |
T6 |
131558 |
131372 |
0 |
0 |
T7 |
1063676 |
1063508 |
0 |
0 |
T8 |
2272 |
2170 |
0 |
0 |
T9 |
550654 |
550454 |
0 |
0 |
T10 |
1786836 |
1786668 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1047802 |
1047644 |
0 |
0 |
T2 |
343006 |
342992 |
0 |
0 |
T3 |
1495450 |
1495268 |
0 |
0 |
T4 |
520706 |
520692 |
0 |
0 |
T5 |
81354 |
81206 |
0 |
0 |
T6 |
131558 |
131372 |
0 |
0 |
T7 |
1063676 |
1063508 |
0 |
0 |
T8 |
2272 |
2170 |
0 |
0 |
T9 |
550654 |
550454 |
0 |
0 |
T10 |
1786836 |
1786668 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1047802 |
523156 |
0 |
0 |
T2 |
343006 |
1416332 |
0 |
0 |
T3 |
1495450 |
844046 |
0 |
0 |
T4 |
520706 |
1030998 |
0 |
0 |
T5 |
81354 |
1120 |
0 |
0 |
T6 |
131558 |
7008 |
0 |
0 |
T7 |
1063676 |
152410 |
0 |
0 |
T8 |
2272 |
0 |
0 |
0 |
T9 |
550654 |
36787 |
0 |
0 |
T10 |
1786836 |
1032856 |
0 |
0 |
T11 |
0 |
958682 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1904721791 |
0 |
0 |
T1 |
523901 |
520943 |
0 |
0 |
T2 |
171503 |
871842 |
0 |
0 |
T3 |
747725 |
583178 |
0 |
0 |
T4 |
260353 |
813106 |
0 |
0 |
T5 |
40677 |
10 |
0 |
0 |
T6 |
65779 |
6520 |
0 |
0 |
T7 |
531838 |
97794 |
0 |
0 |
T8 |
1136 |
0 |
0 |
0 |
T9 |
275327 |
34228 |
0 |
0 |
T10 |
893418 |
559798 |
0 |
0 |
T11 |
0 |
524341 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
523901 |
523822 |
0 |
0 |
T2 |
171503 |
171496 |
0 |
0 |
T3 |
747725 |
747634 |
0 |
0 |
T4 |
260353 |
260346 |
0 |
0 |
T5 |
40677 |
40603 |
0 |
0 |
T6 |
65779 |
65686 |
0 |
0 |
T7 |
531838 |
531754 |
0 |
0 |
T8 |
1136 |
1085 |
0 |
0 |
T9 |
275327 |
275227 |
0 |
0 |
T10 |
893418 |
893334 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
523901 |
523822 |
0 |
0 |
T2 |
171503 |
171496 |
0 |
0 |
T3 |
747725 |
747634 |
0 |
0 |
T4 |
260353 |
260346 |
0 |
0 |
T5 |
40677 |
40603 |
0 |
0 |
T6 |
65779 |
65686 |
0 |
0 |
T7 |
531838 |
531754 |
0 |
0 |
T8 |
1136 |
1085 |
0 |
0 |
T9 |
275327 |
275227 |
0 |
0 |
T10 |
893418 |
893334 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
523901 |
523822 |
0 |
0 |
T2 |
171503 |
171496 |
0 |
0 |
T3 |
747725 |
747634 |
0 |
0 |
T4 |
260353 |
260346 |
0 |
0 |
T5 |
40677 |
40603 |
0 |
0 |
T6 |
65779 |
65686 |
0 |
0 |
T7 |
531838 |
531754 |
0 |
0 |
T8 |
1136 |
1085 |
0 |
0 |
T9 |
275327 |
275227 |
0 |
0 |
T10 |
893418 |
893334 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1904721791 |
0 |
0 |
T1 |
523901 |
520943 |
0 |
0 |
T2 |
171503 |
871842 |
0 |
0 |
T3 |
747725 |
583178 |
0 |
0 |
T4 |
260353 |
813106 |
0 |
0 |
T5 |
40677 |
10 |
0 |
0 |
T6 |
65779 |
6520 |
0 |
0 |
T7 |
531838 |
97794 |
0 |
0 |
T8 |
1136 |
0 |
0 |
0 |
T9 |
275327 |
34228 |
0 |
0 |
T10 |
893418 |
559798 |
0 |
0 |
T11 |
0 |
524341 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
774441161 |
0 |
0 |
T1 |
523901 |
2213 |
0 |
0 |
T2 |
171503 |
544490 |
0 |
0 |
T3 |
747725 |
260868 |
0 |
0 |
T4 |
260353 |
217892 |
0 |
0 |
T5 |
40677 |
1110 |
0 |
0 |
T6 |
65779 |
488 |
0 |
0 |
T7 |
531838 |
54616 |
0 |
0 |
T8 |
1136 |
0 |
0 |
0 |
T9 |
275327 |
2559 |
0 |
0 |
T10 |
893418 |
473058 |
0 |
0 |
T11 |
0 |
434341 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
523901 |
523822 |
0 |
0 |
T2 |
171503 |
171496 |
0 |
0 |
T3 |
747725 |
747634 |
0 |
0 |
T4 |
260353 |
260346 |
0 |
0 |
T5 |
40677 |
40603 |
0 |
0 |
T6 |
65779 |
65686 |
0 |
0 |
T7 |
531838 |
531754 |
0 |
0 |
T8 |
1136 |
1085 |
0 |
0 |
T9 |
275327 |
275227 |
0 |
0 |
T10 |
893418 |
893334 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
523901 |
523822 |
0 |
0 |
T2 |
171503 |
171496 |
0 |
0 |
T3 |
747725 |
747634 |
0 |
0 |
T4 |
260353 |
260346 |
0 |
0 |
T5 |
40677 |
40603 |
0 |
0 |
T6 |
65779 |
65686 |
0 |
0 |
T7 |
531838 |
531754 |
0 |
0 |
T8 |
1136 |
1085 |
0 |
0 |
T9 |
275327 |
275227 |
0 |
0 |
T10 |
893418 |
893334 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
523901 |
523822 |
0 |
0 |
T2 |
171503 |
171496 |
0 |
0 |
T3 |
747725 |
747634 |
0 |
0 |
T4 |
260353 |
260346 |
0 |
0 |
T5 |
40677 |
40603 |
0 |
0 |
T6 |
65779 |
65686 |
0 |
0 |
T7 |
531838 |
531754 |
0 |
0 |
T8 |
1136 |
1085 |
0 |
0 |
T9 |
275327 |
275227 |
0 |
0 |
T10 |
893418 |
893334 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
774441161 |
0 |
0 |
T1 |
523901 |
2213 |
0 |
0 |
T2 |
171503 |
544490 |
0 |
0 |
T3 |
747725 |
260868 |
0 |
0 |
T4 |
260353 |
217892 |
0 |
0 |
T5 |
40677 |
1110 |
0 |
0 |
T6 |
65779 |
488 |
0 |
0 |
T7 |
531838 |
54616 |
0 |
0 |
T8 |
1136 |
0 |
0 |
0 |
T9 |
275327 |
2559 |
0 |
0 |
T10 |
893418 |
473058 |
0 |
0 |
T11 |
0 |
434341 |
0 |
0 |