Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1951586 |
759099 |
0 |
0 |
T2 |
139556 |
7810 |
0 |
0 |
T3 |
626804 |
158785 |
0 |
0 |
T4 |
649850 |
471394 |
0 |
0 |
T5 |
11960 |
323 |
0 |
0 |
T6 |
795402 |
360954 |
0 |
0 |
T7 |
787238 |
318748 |
0 |
0 |
T8 |
645822 |
444631 |
0 |
0 |
T9 |
20888 |
550 |
0 |
0 |
T10 |
323644 |
145525 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1951586 |
1951574 |
0 |
0 |
T2 |
139556 |
139404 |
0 |
0 |
T3 |
626804 |
626784 |
0 |
0 |
T4 |
649850 |
649764 |
0 |
0 |
T5 |
11960 |
11792 |
0 |
0 |
T6 |
795402 |
795386 |
0 |
0 |
T7 |
787238 |
787130 |
0 |
0 |
T8 |
645822 |
645810 |
0 |
0 |
T9 |
20888 |
20734 |
0 |
0 |
T10 |
323644 |
323504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1951586 |
1951574 |
0 |
0 |
T2 |
139556 |
139404 |
0 |
0 |
T3 |
626804 |
626784 |
0 |
0 |
T4 |
649850 |
649764 |
0 |
0 |
T5 |
11960 |
11792 |
0 |
0 |
T6 |
795402 |
795386 |
0 |
0 |
T7 |
787238 |
787130 |
0 |
0 |
T8 |
645822 |
645810 |
0 |
0 |
T9 |
20888 |
20734 |
0 |
0 |
T10 |
323644 |
323504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1951586 |
1951574 |
0 |
0 |
T2 |
139556 |
139404 |
0 |
0 |
T3 |
626804 |
626784 |
0 |
0 |
T4 |
649850 |
649764 |
0 |
0 |
T5 |
11960 |
11792 |
0 |
0 |
T6 |
795402 |
795386 |
0 |
0 |
T7 |
787238 |
787130 |
0 |
0 |
T8 |
645822 |
645810 |
0 |
0 |
T9 |
20888 |
20734 |
0 |
0 |
T10 |
323644 |
323504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1951586 |
759099 |
0 |
0 |
T2 |
139556 |
7810 |
0 |
0 |
T3 |
626804 |
158785 |
0 |
0 |
T4 |
649850 |
471394 |
0 |
0 |
T5 |
11960 |
323 |
0 |
0 |
T6 |
795402 |
360954 |
0 |
0 |
T7 |
787238 |
318748 |
0 |
0 |
T8 |
645822 |
444631 |
0 |
0 |
T9 |
20888 |
550 |
0 |
0 |
T10 |
323644 |
145525 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1876500661 |
0 |
0 |
T1 |
975793 |
421980 |
0 |
0 |
T2 |
69778 |
6852 |
0 |
0 |
T3 |
313402 |
50470 |
0 |
0 |
T4 |
324925 |
274105 |
0 |
0 |
T5 |
5980 |
10 |
0 |
0 |
T6 |
397701 |
194827 |
0 |
0 |
T7 |
393619 |
316484 |
0 |
0 |
T8 |
322911 |
305315 |
0 |
0 |
T9 |
10444 |
10 |
0 |
0 |
T10 |
161822 |
141587 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
975793 |
975787 |
0 |
0 |
T2 |
69778 |
69702 |
0 |
0 |
T3 |
313402 |
313392 |
0 |
0 |
T4 |
324925 |
324882 |
0 |
0 |
T5 |
5980 |
5896 |
0 |
0 |
T6 |
397701 |
397693 |
0 |
0 |
T7 |
393619 |
393565 |
0 |
0 |
T8 |
322911 |
322905 |
0 |
0 |
T9 |
10444 |
10367 |
0 |
0 |
T10 |
161822 |
161752 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
975793 |
975787 |
0 |
0 |
T2 |
69778 |
69702 |
0 |
0 |
T3 |
313402 |
313392 |
0 |
0 |
T4 |
324925 |
324882 |
0 |
0 |
T5 |
5980 |
5896 |
0 |
0 |
T6 |
397701 |
397693 |
0 |
0 |
T7 |
393619 |
393565 |
0 |
0 |
T8 |
322911 |
322905 |
0 |
0 |
T9 |
10444 |
10367 |
0 |
0 |
T10 |
161822 |
161752 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
975793 |
975787 |
0 |
0 |
T2 |
69778 |
69702 |
0 |
0 |
T3 |
313402 |
313392 |
0 |
0 |
T4 |
324925 |
324882 |
0 |
0 |
T5 |
5980 |
5896 |
0 |
0 |
T6 |
397701 |
397693 |
0 |
0 |
T7 |
393619 |
393565 |
0 |
0 |
T8 |
322911 |
322905 |
0 |
0 |
T9 |
10444 |
10367 |
0 |
0 |
T10 |
161822 |
161752 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1876500661 |
0 |
0 |
T1 |
975793 |
421980 |
0 |
0 |
T2 |
69778 |
6852 |
0 |
0 |
T3 |
313402 |
50470 |
0 |
0 |
T4 |
324925 |
274105 |
0 |
0 |
T5 |
5980 |
10 |
0 |
0 |
T6 |
397701 |
194827 |
0 |
0 |
T7 |
393619 |
316484 |
0 |
0 |
T8 |
322911 |
305315 |
0 |
0 |
T9 |
10444 |
10 |
0 |
0 |
T10 |
161822 |
141587 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
756090246 |
0 |
0 |
T1 |
975793 |
337119 |
0 |
0 |
T2 |
69778 |
958 |
0 |
0 |
T3 |
313402 |
108315 |
0 |
0 |
T4 |
324925 |
197289 |
0 |
0 |
T5 |
5980 |
313 |
0 |
0 |
T6 |
397701 |
166127 |
0 |
0 |
T7 |
393619 |
2264 |
0 |
0 |
T8 |
322911 |
139316 |
0 |
0 |
T9 |
10444 |
540 |
0 |
0 |
T10 |
161822 |
3938 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
975793 |
975787 |
0 |
0 |
T2 |
69778 |
69702 |
0 |
0 |
T3 |
313402 |
313392 |
0 |
0 |
T4 |
324925 |
324882 |
0 |
0 |
T5 |
5980 |
5896 |
0 |
0 |
T6 |
397701 |
397693 |
0 |
0 |
T7 |
393619 |
393565 |
0 |
0 |
T8 |
322911 |
322905 |
0 |
0 |
T9 |
10444 |
10367 |
0 |
0 |
T10 |
161822 |
161752 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
975793 |
975787 |
0 |
0 |
T2 |
69778 |
69702 |
0 |
0 |
T3 |
313402 |
313392 |
0 |
0 |
T4 |
324925 |
324882 |
0 |
0 |
T5 |
5980 |
5896 |
0 |
0 |
T6 |
397701 |
397693 |
0 |
0 |
T7 |
393619 |
393565 |
0 |
0 |
T8 |
322911 |
322905 |
0 |
0 |
T9 |
10444 |
10367 |
0 |
0 |
T10 |
161822 |
161752 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
975793 |
975787 |
0 |
0 |
T2 |
69778 |
69702 |
0 |
0 |
T3 |
313402 |
313392 |
0 |
0 |
T4 |
324925 |
324882 |
0 |
0 |
T5 |
5980 |
5896 |
0 |
0 |
T6 |
397701 |
397693 |
0 |
0 |
T7 |
393619 |
393565 |
0 |
0 |
T8 |
322911 |
322905 |
0 |
0 |
T9 |
10444 |
10367 |
0 |
0 |
T10 |
161822 |
161752 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
756090246 |
0 |
0 |
T1 |
975793 |
337119 |
0 |
0 |
T2 |
69778 |
958 |
0 |
0 |
T3 |
313402 |
108315 |
0 |
0 |
T4 |
324925 |
197289 |
0 |
0 |
T5 |
5980 |
313 |
0 |
0 |
T6 |
397701 |
166127 |
0 |
0 |
T7 |
393619 |
2264 |
0 |
0 |
T8 |
322911 |
139316 |
0 |
0 |
T9 |
10444 |
540 |
0 |
0 |
T10 |
161822 |
3938 |
0 |
0 |