Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T2 |
412078 |
148859 |
0 |
0 |
T3 |
1062792 |
301773 |
0 |
0 |
T4 |
534026 |
81 |
0 |
0 |
T5 |
529740 |
510773 |
0 |
0 |
T6 |
622222 |
311460 |
0 |
0 |
T7 |
208488 |
990723 |
0 |
0 |
T8 |
409258 |
224764 |
0 |
0 |
T9 |
329042 |
1050416 |
0 |
0 |
T10 |
1231464 |
457166 |
0 |
0 |
T11 |
0 |
400075 |
0 |
0 |
T12 |
7572 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2068 |
1872 |
0 |
0 |
T2 |
412078 |
412066 |
0 |
0 |
T3 |
1062792 |
1062624 |
0 |
0 |
T4 |
534026 |
533908 |
0 |
0 |
T5 |
529740 |
529728 |
0 |
0 |
T6 |
622222 |
622206 |
0 |
0 |
T7 |
208488 |
208474 |
0 |
0 |
T8 |
409258 |
409244 |
0 |
0 |
T9 |
329042 |
329040 |
0 |
0 |
T10 |
1231464 |
1230878 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2068 |
1872 |
0 |
0 |
T2 |
412078 |
412066 |
0 |
0 |
T3 |
1062792 |
1062624 |
0 |
0 |
T4 |
534026 |
533908 |
0 |
0 |
T5 |
529740 |
529728 |
0 |
0 |
T6 |
622222 |
622206 |
0 |
0 |
T7 |
208488 |
208474 |
0 |
0 |
T8 |
409258 |
409244 |
0 |
0 |
T9 |
329042 |
329040 |
0 |
0 |
T10 |
1231464 |
1230878 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2068 |
1872 |
0 |
0 |
T2 |
412078 |
412066 |
0 |
0 |
T3 |
1062792 |
1062624 |
0 |
0 |
T4 |
534026 |
533908 |
0 |
0 |
T5 |
529740 |
529728 |
0 |
0 |
T6 |
622222 |
622206 |
0 |
0 |
T7 |
208488 |
208474 |
0 |
0 |
T8 |
409258 |
409244 |
0 |
0 |
T9 |
329042 |
329040 |
0 |
0 |
T10 |
1231464 |
1230878 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T2 |
412078 |
148859 |
0 |
0 |
T3 |
1062792 |
301773 |
0 |
0 |
T4 |
534026 |
81 |
0 |
0 |
T5 |
529740 |
510773 |
0 |
0 |
T6 |
622222 |
311460 |
0 |
0 |
T7 |
208488 |
990723 |
0 |
0 |
T8 |
409258 |
224764 |
0 |
0 |
T9 |
329042 |
1050416 |
0 |
0 |
T10 |
1231464 |
457166 |
0 |
0 |
T11 |
0 |
400075 |
0 |
0 |
T12 |
7572 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2143667410 |
0 |
0 |
T2 |
206039 |
63625 |
0 |
0 |
T3 |
531396 |
208395 |
0 |
0 |
T4 |
267013 |
12 |
0 |
0 |
T5 |
264870 |
160148 |
0 |
0 |
T6 |
311111 |
200697 |
0 |
0 |
T7 |
104244 |
984394 |
0 |
0 |
T8 |
204629 |
173336 |
0 |
0 |
T9 |
164521 |
897222 |
0 |
0 |
T10 |
615732 |
445491 |
0 |
0 |
T11 |
0 |
271917 |
0 |
0 |
T12 |
3786 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1034 |
936 |
0 |
0 |
T2 |
206039 |
206033 |
0 |
0 |
T3 |
531396 |
531312 |
0 |
0 |
T4 |
267013 |
266954 |
0 |
0 |
T5 |
264870 |
264864 |
0 |
0 |
T6 |
311111 |
311103 |
0 |
0 |
T7 |
104244 |
104237 |
0 |
0 |
T8 |
204629 |
204622 |
0 |
0 |
T9 |
164521 |
164520 |
0 |
0 |
T10 |
615732 |
615439 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1034 |
936 |
0 |
0 |
T2 |
206039 |
206033 |
0 |
0 |
T3 |
531396 |
531312 |
0 |
0 |
T4 |
267013 |
266954 |
0 |
0 |
T5 |
264870 |
264864 |
0 |
0 |
T6 |
311111 |
311103 |
0 |
0 |
T7 |
104244 |
104237 |
0 |
0 |
T8 |
204629 |
204622 |
0 |
0 |
T9 |
164521 |
164520 |
0 |
0 |
T10 |
615732 |
615439 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1034 |
936 |
0 |
0 |
T2 |
206039 |
206033 |
0 |
0 |
T3 |
531396 |
531312 |
0 |
0 |
T4 |
267013 |
266954 |
0 |
0 |
T5 |
264870 |
264864 |
0 |
0 |
T6 |
311111 |
311103 |
0 |
0 |
T7 |
104244 |
104237 |
0 |
0 |
T8 |
204629 |
204622 |
0 |
0 |
T9 |
164521 |
164520 |
0 |
0 |
T10 |
615732 |
615439 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2143667410 |
0 |
0 |
T2 |
206039 |
63625 |
0 |
0 |
T3 |
531396 |
208395 |
0 |
0 |
T4 |
267013 |
12 |
0 |
0 |
T5 |
264870 |
160148 |
0 |
0 |
T6 |
311111 |
200697 |
0 |
0 |
T7 |
104244 |
984394 |
0 |
0 |
T8 |
204629 |
173336 |
0 |
0 |
T9 |
164521 |
897222 |
0 |
0 |
T10 |
615732 |
445491 |
0 |
0 |
T11 |
0 |
271917 |
0 |
0 |
T12 |
3786 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T11,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T6,T11,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
747957130 |
0 |
0 |
T2 |
206039 |
85234 |
0 |
0 |
T3 |
531396 |
93378 |
0 |
0 |
T4 |
267013 |
69 |
0 |
0 |
T5 |
264870 |
350625 |
0 |
0 |
T6 |
311111 |
110763 |
0 |
0 |
T7 |
104244 |
6329 |
0 |
0 |
T8 |
204629 |
51428 |
0 |
0 |
T9 |
164521 |
153194 |
0 |
0 |
T10 |
615732 |
11675 |
0 |
0 |
T11 |
0 |
128158 |
0 |
0 |
T12 |
3786 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1034 |
936 |
0 |
0 |
T2 |
206039 |
206033 |
0 |
0 |
T3 |
531396 |
531312 |
0 |
0 |
T4 |
267013 |
266954 |
0 |
0 |
T5 |
264870 |
264864 |
0 |
0 |
T6 |
311111 |
311103 |
0 |
0 |
T7 |
104244 |
104237 |
0 |
0 |
T8 |
204629 |
204622 |
0 |
0 |
T9 |
164521 |
164520 |
0 |
0 |
T10 |
615732 |
615439 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1034 |
936 |
0 |
0 |
T2 |
206039 |
206033 |
0 |
0 |
T3 |
531396 |
531312 |
0 |
0 |
T4 |
267013 |
266954 |
0 |
0 |
T5 |
264870 |
264864 |
0 |
0 |
T6 |
311111 |
311103 |
0 |
0 |
T7 |
104244 |
104237 |
0 |
0 |
T8 |
204629 |
204622 |
0 |
0 |
T9 |
164521 |
164520 |
0 |
0 |
T10 |
615732 |
615439 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1034 |
936 |
0 |
0 |
T2 |
206039 |
206033 |
0 |
0 |
T3 |
531396 |
531312 |
0 |
0 |
T4 |
267013 |
266954 |
0 |
0 |
T5 |
264870 |
264864 |
0 |
0 |
T6 |
311111 |
311103 |
0 |
0 |
T7 |
104244 |
104237 |
0 |
0 |
T8 |
204629 |
204622 |
0 |
0 |
T9 |
164521 |
164520 |
0 |
0 |
T10 |
615732 |
615439 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
747957130 |
0 |
0 |
T2 |
206039 |
85234 |
0 |
0 |
T3 |
531396 |
93378 |
0 |
0 |
T4 |
267013 |
69 |
0 |
0 |
T5 |
264870 |
350625 |
0 |
0 |
T6 |
311111 |
110763 |
0 |
0 |
T7 |
104244 |
6329 |
0 |
0 |
T8 |
204629 |
51428 |
0 |
0 |
T9 |
164521 |
153194 |
0 |
0 |
T10 |
615732 |
11675 |
0 |
0 |
T11 |
0 |
128158 |
0 |
0 |
T12 |
3786 |
0 |
0 |
0 |