Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
347202 |
42 |
0 |
0 |
T2 |
380962 |
130083 |
0 |
0 |
T3 |
1908498 |
295019 |
0 |
0 |
T4 |
218636 |
1123813 |
0 |
0 |
T5 |
1162726 |
800791 |
0 |
0 |
T6 |
884508 |
351741 |
0 |
0 |
T7 |
295154 |
998579 |
0 |
0 |
T8 |
1124612 |
1113617 |
0 |
0 |
T9 |
717000 |
1130859 |
0 |
0 |
T10 |
706626 |
187697 |
0 |
0 |
T11 |
0 |
115163 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
347202 |
347010 |
0 |
0 |
T2 |
380962 |
380932 |
0 |
0 |
T3 |
1908498 |
1908300 |
0 |
0 |
T4 |
218636 |
218634 |
0 |
0 |
T5 |
1162726 |
1162708 |
0 |
0 |
T6 |
884508 |
884374 |
0 |
0 |
T7 |
295154 |
295136 |
0 |
0 |
T8 |
1124612 |
1124598 |
0 |
0 |
T9 |
717000 |
716972 |
0 |
0 |
T10 |
706626 |
706440 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
347202 |
347010 |
0 |
0 |
T2 |
380962 |
380932 |
0 |
0 |
T3 |
1908498 |
1908300 |
0 |
0 |
T4 |
218636 |
218634 |
0 |
0 |
T5 |
1162726 |
1162708 |
0 |
0 |
T6 |
884508 |
884374 |
0 |
0 |
T7 |
295154 |
295136 |
0 |
0 |
T8 |
1124612 |
1124598 |
0 |
0 |
T9 |
717000 |
716972 |
0 |
0 |
T10 |
706626 |
706440 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
347202 |
347010 |
0 |
0 |
T2 |
380962 |
380932 |
0 |
0 |
T3 |
1908498 |
1908300 |
0 |
0 |
T4 |
218636 |
218634 |
0 |
0 |
T5 |
1162726 |
1162708 |
0 |
0 |
T6 |
884508 |
884374 |
0 |
0 |
T7 |
295154 |
295136 |
0 |
0 |
T8 |
1124612 |
1124598 |
0 |
0 |
T9 |
717000 |
716972 |
0 |
0 |
T10 |
706626 |
706440 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
347202 |
42 |
0 |
0 |
T2 |
380962 |
130083 |
0 |
0 |
T3 |
1908498 |
295019 |
0 |
0 |
T4 |
218636 |
1123813 |
0 |
0 |
T5 |
1162726 |
800791 |
0 |
0 |
T6 |
884508 |
351741 |
0 |
0 |
T7 |
295154 |
998579 |
0 |
0 |
T8 |
1124612 |
1113617 |
0 |
0 |
T9 |
717000 |
1130859 |
0 |
0 |
T10 |
706626 |
187697 |
0 |
0 |
T11 |
0 |
115163 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1983045255 |
0 |
0 |
T1 |
173601 |
7 |
0 |
0 |
T2 |
190481 |
105977 |
0 |
0 |
T3 |
954249 |
150938 |
0 |
0 |
T4 |
109318 |
842232 |
0 |
0 |
T5 |
581363 |
724394 |
0 |
0 |
T6 |
442254 |
346999 |
0 |
0 |
T7 |
147577 |
116711 |
0 |
0 |
T8 |
562306 |
946436 |
0 |
0 |
T9 |
358500 |
200791 |
0 |
0 |
T10 |
353313 |
0 |
0 |
0 |
T11 |
0 |
115163 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
173601 |
173505 |
0 |
0 |
T2 |
190481 |
190466 |
0 |
0 |
T3 |
954249 |
954150 |
0 |
0 |
T4 |
109318 |
109317 |
0 |
0 |
T5 |
581363 |
581354 |
0 |
0 |
T6 |
442254 |
442187 |
0 |
0 |
T7 |
147577 |
147568 |
0 |
0 |
T8 |
562306 |
562299 |
0 |
0 |
T9 |
358500 |
358486 |
0 |
0 |
T10 |
353313 |
353220 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
173601 |
173505 |
0 |
0 |
T2 |
190481 |
190466 |
0 |
0 |
T3 |
954249 |
954150 |
0 |
0 |
T4 |
109318 |
109317 |
0 |
0 |
T5 |
581363 |
581354 |
0 |
0 |
T6 |
442254 |
442187 |
0 |
0 |
T7 |
147577 |
147568 |
0 |
0 |
T8 |
562306 |
562299 |
0 |
0 |
T9 |
358500 |
358486 |
0 |
0 |
T10 |
353313 |
353220 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
173601 |
173505 |
0 |
0 |
T2 |
190481 |
190466 |
0 |
0 |
T3 |
954249 |
954150 |
0 |
0 |
T4 |
109318 |
109317 |
0 |
0 |
T5 |
581363 |
581354 |
0 |
0 |
T6 |
442254 |
442187 |
0 |
0 |
T7 |
147577 |
147568 |
0 |
0 |
T8 |
562306 |
562299 |
0 |
0 |
T9 |
358500 |
358486 |
0 |
0 |
T10 |
353313 |
353220 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1983045255 |
0 |
0 |
T1 |
173601 |
7 |
0 |
0 |
T2 |
190481 |
105977 |
0 |
0 |
T3 |
954249 |
150938 |
0 |
0 |
T4 |
109318 |
842232 |
0 |
0 |
T5 |
581363 |
724394 |
0 |
0 |
T6 |
442254 |
346999 |
0 |
0 |
T7 |
147577 |
116711 |
0 |
0 |
T8 |
562306 |
946436 |
0 |
0 |
T9 |
358500 |
200791 |
0 |
0 |
T10 |
353313 |
0 |
0 |
0 |
T11 |
0 |
115163 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
751225949 |
0 |
0 |
T1 |
173601 |
35 |
0 |
0 |
T2 |
190481 |
24106 |
0 |
0 |
T3 |
954249 |
144081 |
0 |
0 |
T4 |
109318 |
281581 |
0 |
0 |
T5 |
581363 |
76397 |
0 |
0 |
T6 |
442254 |
4742 |
0 |
0 |
T7 |
147577 |
881868 |
0 |
0 |
T8 |
562306 |
167181 |
0 |
0 |
T9 |
358500 |
930068 |
0 |
0 |
T10 |
353313 |
187697 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
173601 |
173505 |
0 |
0 |
T2 |
190481 |
190466 |
0 |
0 |
T3 |
954249 |
954150 |
0 |
0 |
T4 |
109318 |
109317 |
0 |
0 |
T5 |
581363 |
581354 |
0 |
0 |
T6 |
442254 |
442187 |
0 |
0 |
T7 |
147577 |
147568 |
0 |
0 |
T8 |
562306 |
562299 |
0 |
0 |
T9 |
358500 |
358486 |
0 |
0 |
T10 |
353313 |
353220 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
173601 |
173505 |
0 |
0 |
T2 |
190481 |
190466 |
0 |
0 |
T3 |
954249 |
954150 |
0 |
0 |
T4 |
109318 |
109317 |
0 |
0 |
T5 |
581363 |
581354 |
0 |
0 |
T6 |
442254 |
442187 |
0 |
0 |
T7 |
147577 |
147568 |
0 |
0 |
T8 |
562306 |
562299 |
0 |
0 |
T9 |
358500 |
358486 |
0 |
0 |
T10 |
353313 |
353220 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
173601 |
173505 |
0 |
0 |
T2 |
190481 |
190466 |
0 |
0 |
T3 |
954249 |
954150 |
0 |
0 |
T4 |
109318 |
109317 |
0 |
0 |
T5 |
581363 |
581354 |
0 |
0 |
T6 |
442254 |
442187 |
0 |
0 |
T7 |
147577 |
147568 |
0 |
0 |
T8 |
562306 |
562299 |
0 |
0 |
T9 |
358500 |
358486 |
0 |
0 |
T10 |
353313 |
353220 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
751225949 |
0 |
0 |
T1 |
173601 |
35 |
0 |
0 |
T2 |
190481 |
24106 |
0 |
0 |
T3 |
954249 |
144081 |
0 |
0 |
T4 |
109318 |
281581 |
0 |
0 |
T5 |
581363 |
76397 |
0 |
0 |
T6 |
442254 |
4742 |
0 |
0 |
T7 |
147577 |
881868 |
0 |
0 |
T8 |
562306 |
167181 |
0 |
0 |
T9 |
358500 |
930068 |
0 |
0 |
T10 |
353313 |
187697 |
0 |
0 |