Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
374534 |
384774 |
0 |
0 |
T2 |
1678 |
0 |
0 |
0 |
T3 |
232722 |
706165 |
0 |
0 |
T4 |
1856436 |
1506982 |
0 |
0 |
T5 |
1906 |
0 |
0 |
0 |
T6 |
624248 |
294774 |
0 |
0 |
T7 |
215060 |
1306789 |
0 |
0 |
T8 |
422068 |
511826 |
0 |
0 |
T9 |
627090 |
981308 |
0 |
0 |
T10 |
1122230 |
49890 |
0 |
0 |
T11 |
0 |
495635 |
0 |
0 |
T12 |
0 |
669511 |
0 |
0 |
T13 |
0 |
200015 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
374534 |
374532 |
0 |
0 |
T2 |
1678 |
1578 |
0 |
0 |
T3 |
232722 |
232708 |
0 |
0 |
T4 |
1856436 |
1856424 |
0 |
0 |
T5 |
1906 |
1778 |
0 |
0 |
T6 |
624248 |
624228 |
0 |
0 |
T7 |
215060 |
215058 |
0 |
0 |
T8 |
422068 |
422042 |
0 |
0 |
T9 |
627090 |
627080 |
0 |
0 |
T10 |
1122230 |
1122116 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
374534 |
374532 |
0 |
0 |
T2 |
1678 |
1578 |
0 |
0 |
T3 |
232722 |
232708 |
0 |
0 |
T4 |
1856436 |
1856424 |
0 |
0 |
T5 |
1906 |
1778 |
0 |
0 |
T6 |
624248 |
624228 |
0 |
0 |
T7 |
215060 |
215058 |
0 |
0 |
T8 |
422068 |
422042 |
0 |
0 |
T9 |
627090 |
627080 |
0 |
0 |
T10 |
1122230 |
1122116 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
374534 |
374532 |
0 |
0 |
T2 |
1678 |
1578 |
0 |
0 |
T3 |
232722 |
232708 |
0 |
0 |
T4 |
1856436 |
1856424 |
0 |
0 |
T5 |
1906 |
1778 |
0 |
0 |
T6 |
624248 |
624228 |
0 |
0 |
T7 |
215060 |
215058 |
0 |
0 |
T8 |
422068 |
422042 |
0 |
0 |
T9 |
627090 |
627080 |
0 |
0 |
T10 |
1122230 |
1122116 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
374534 |
384774 |
0 |
0 |
T2 |
1678 |
0 |
0 |
0 |
T3 |
232722 |
706165 |
0 |
0 |
T4 |
1856436 |
1506982 |
0 |
0 |
T5 |
1906 |
0 |
0 |
0 |
T6 |
624248 |
294774 |
0 |
0 |
T7 |
215060 |
1306789 |
0 |
0 |
T8 |
422068 |
511826 |
0 |
0 |
T9 |
627090 |
981308 |
0 |
0 |
T10 |
1122230 |
49890 |
0 |
0 |
T11 |
0 |
495635 |
0 |
0 |
T12 |
0 |
669511 |
0 |
0 |
T13 |
0 |
200015 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2099096694 |
0 |
0 |
T1 |
187267 |
176624 |
0 |
0 |
T2 |
839 |
0 |
0 |
0 |
T3 |
116361 |
395592 |
0 |
0 |
T4 |
928218 |
946498 |
0 |
0 |
T5 |
953 |
0 |
0 |
0 |
T6 |
312124 |
161230 |
0 |
0 |
T7 |
107530 |
963026 |
0 |
0 |
T8 |
211034 |
104822 |
0 |
0 |
T9 |
313545 |
279894 |
0 |
0 |
T10 |
561115 |
0 |
0 |
0 |
T11 |
0 |
252621 |
0 |
0 |
T12 |
0 |
490200 |
0 |
0 |
T13 |
0 |
200015 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
187267 |
187266 |
0 |
0 |
T2 |
839 |
789 |
0 |
0 |
T3 |
116361 |
116354 |
0 |
0 |
T4 |
928218 |
928212 |
0 |
0 |
T5 |
953 |
889 |
0 |
0 |
T6 |
312124 |
312114 |
0 |
0 |
T7 |
107530 |
107529 |
0 |
0 |
T8 |
211034 |
211021 |
0 |
0 |
T9 |
313545 |
313540 |
0 |
0 |
T10 |
561115 |
561058 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
187267 |
187266 |
0 |
0 |
T2 |
839 |
789 |
0 |
0 |
T3 |
116361 |
116354 |
0 |
0 |
T4 |
928218 |
928212 |
0 |
0 |
T5 |
953 |
889 |
0 |
0 |
T6 |
312124 |
312114 |
0 |
0 |
T7 |
107530 |
107529 |
0 |
0 |
T8 |
211034 |
211021 |
0 |
0 |
T9 |
313545 |
313540 |
0 |
0 |
T10 |
561115 |
561058 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
187267 |
187266 |
0 |
0 |
T2 |
839 |
789 |
0 |
0 |
T3 |
116361 |
116354 |
0 |
0 |
T4 |
928218 |
928212 |
0 |
0 |
T5 |
953 |
889 |
0 |
0 |
T6 |
312124 |
312114 |
0 |
0 |
T7 |
107530 |
107529 |
0 |
0 |
T8 |
211034 |
211021 |
0 |
0 |
T9 |
313545 |
313540 |
0 |
0 |
T10 |
561115 |
561058 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2099096694 |
0 |
0 |
T1 |
187267 |
176624 |
0 |
0 |
T2 |
839 |
0 |
0 |
0 |
T3 |
116361 |
395592 |
0 |
0 |
T4 |
928218 |
946498 |
0 |
0 |
T5 |
953 |
0 |
0 |
0 |
T6 |
312124 |
161230 |
0 |
0 |
T7 |
107530 |
963026 |
0 |
0 |
T8 |
211034 |
104822 |
0 |
0 |
T9 |
313545 |
279894 |
0 |
0 |
T10 |
561115 |
0 |
0 |
0 |
T11 |
0 |
252621 |
0 |
0 |
T12 |
0 |
490200 |
0 |
0 |
T13 |
0 |
200015 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
780064100 |
0 |
0 |
T1 |
187267 |
208150 |
0 |
0 |
T2 |
839 |
0 |
0 |
0 |
T3 |
116361 |
310573 |
0 |
0 |
T4 |
928218 |
560484 |
0 |
0 |
T5 |
953 |
0 |
0 |
0 |
T6 |
312124 |
133544 |
0 |
0 |
T7 |
107530 |
343763 |
0 |
0 |
T8 |
211034 |
407004 |
0 |
0 |
T9 |
313545 |
701414 |
0 |
0 |
T10 |
561115 |
49890 |
0 |
0 |
T11 |
0 |
243014 |
0 |
0 |
T12 |
0 |
179311 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
187267 |
187266 |
0 |
0 |
T2 |
839 |
789 |
0 |
0 |
T3 |
116361 |
116354 |
0 |
0 |
T4 |
928218 |
928212 |
0 |
0 |
T5 |
953 |
889 |
0 |
0 |
T6 |
312124 |
312114 |
0 |
0 |
T7 |
107530 |
107529 |
0 |
0 |
T8 |
211034 |
211021 |
0 |
0 |
T9 |
313545 |
313540 |
0 |
0 |
T10 |
561115 |
561058 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
187267 |
187266 |
0 |
0 |
T2 |
839 |
789 |
0 |
0 |
T3 |
116361 |
116354 |
0 |
0 |
T4 |
928218 |
928212 |
0 |
0 |
T5 |
953 |
889 |
0 |
0 |
T6 |
312124 |
312114 |
0 |
0 |
T7 |
107530 |
107529 |
0 |
0 |
T8 |
211034 |
211021 |
0 |
0 |
T9 |
313545 |
313540 |
0 |
0 |
T10 |
561115 |
561058 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
187267 |
187266 |
0 |
0 |
T2 |
839 |
789 |
0 |
0 |
T3 |
116361 |
116354 |
0 |
0 |
T4 |
928218 |
928212 |
0 |
0 |
T5 |
953 |
889 |
0 |
0 |
T6 |
312124 |
312114 |
0 |
0 |
T7 |
107530 |
107529 |
0 |
0 |
T8 |
211034 |
211021 |
0 |
0 |
T9 |
313545 |
313540 |
0 |
0 |
T10 |
561115 |
561058 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
780064100 |
0 |
0 |
T1 |
187267 |
208150 |
0 |
0 |
T2 |
839 |
0 |
0 |
0 |
T3 |
116361 |
310573 |
0 |
0 |
T4 |
928218 |
560484 |
0 |
0 |
T5 |
953 |
0 |
0 |
0 |
T6 |
312124 |
133544 |
0 |
0 |
T7 |
107530 |
343763 |
0 |
0 |
T8 |
211034 |
407004 |
0 |
0 |
T9 |
313545 |
701414 |
0 |
0 |
T10 |
561115 |
49890 |
0 |
0 |
T11 |
0 |
243014 |
0 |
0 |
T12 |
0 |
179311 |
0 |
0 |