Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
399594 |
266300 |
0 |
0 |
T2 |
416340 |
163546 |
0 |
0 |
T3 |
1763842 |
224649 |
0 |
0 |
T4 |
92784 |
168 |
0 |
0 |
T5 |
351042 |
242627 |
0 |
0 |
T6 |
318120 |
800698 |
0 |
0 |
T7 |
1610682 |
246852 |
0 |
0 |
T8 |
519308 |
753735 |
0 |
0 |
T9 |
1380338 |
475260 |
0 |
0 |
T10 |
667840 |
108760 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T12 |
0 |
293856 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
399594 |
399576 |
0 |
0 |
T2 |
416340 |
416324 |
0 |
0 |
T3 |
1763842 |
1763664 |
0 |
0 |
T4 |
92784 |
92592 |
0 |
0 |
T5 |
351042 |
351026 |
0 |
0 |
T6 |
318120 |
318096 |
0 |
0 |
T7 |
1610682 |
1610542 |
0 |
0 |
T8 |
519308 |
519270 |
0 |
0 |
T9 |
1380338 |
1380218 |
0 |
0 |
T10 |
667840 |
667666 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
399594 |
399576 |
0 |
0 |
T2 |
416340 |
416324 |
0 |
0 |
T3 |
1763842 |
1763664 |
0 |
0 |
T4 |
92784 |
92592 |
0 |
0 |
T5 |
351042 |
351026 |
0 |
0 |
T6 |
318120 |
318096 |
0 |
0 |
T7 |
1610682 |
1610542 |
0 |
0 |
T8 |
519308 |
519270 |
0 |
0 |
T9 |
1380338 |
1380218 |
0 |
0 |
T10 |
667840 |
667666 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
399594 |
399576 |
0 |
0 |
T2 |
416340 |
416324 |
0 |
0 |
T3 |
1763842 |
1763664 |
0 |
0 |
T4 |
92784 |
92592 |
0 |
0 |
T5 |
351042 |
351026 |
0 |
0 |
T6 |
318120 |
318096 |
0 |
0 |
T7 |
1610682 |
1610542 |
0 |
0 |
T8 |
519308 |
519270 |
0 |
0 |
T9 |
1380338 |
1380218 |
0 |
0 |
T10 |
667840 |
667666 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
399594 |
266300 |
0 |
0 |
T2 |
416340 |
163546 |
0 |
0 |
T3 |
1763842 |
224649 |
0 |
0 |
T4 |
92784 |
168 |
0 |
0 |
T5 |
351042 |
242627 |
0 |
0 |
T6 |
318120 |
800698 |
0 |
0 |
T7 |
1610682 |
246852 |
0 |
0 |
T8 |
519308 |
753735 |
0 |
0 |
T9 |
1380338 |
475260 |
0 |
0 |
T10 |
667840 |
108760 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T12 |
0 |
293856 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1911613546 |
0 |
0 |
T1 |
199797 |
138529 |
0 |
0 |
T2 |
208170 |
115995 |
0 |
0 |
T3 |
881921 |
121001 |
0 |
0 |
T4 |
46392 |
10 |
0 |
0 |
T5 |
175521 |
170444 |
0 |
0 |
T6 |
159060 |
103529 |
0 |
0 |
T7 |
805341 |
107378 |
0 |
0 |
T8 |
259654 |
650810 |
0 |
0 |
T9 |
690169 |
0 |
0 |
0 |
T10 |
333920 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T12 |
0 |
293856 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
199797 |
199788 |
0 |
0 |
T2 |
208170 |
208162 |
0 |
0 |
T3 |
881921 |
881832 |
0 |
0 |
T4 |
46392 |
46296 |
0 |
0 |
T5 |
175521 |
175513 |
0 |
0 |
T6 |
159060 |
159048 |
0 |
0 |
T7 |
805341 |
805271 |
0 |
0 |
T8 |
259654 |
259635 |
0 |
0 |
T9 |
690169 |
690109 |
0 |
0 |
T10 |
333920 |
333833 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
199797 |
199788 |
0 |
0 |
T2 |
208170 |
208162 |
0 |
0 |
T3 |
881921 |
881832 |
0 |
0 |
T4 |
46392 |
46296 |
0 |
0 |
T5 |
175521 |
175513 |
0 |
0 |
T6 |
159060 |
159048 |
0 |
0 |
T7 |
805341 |
805271 |
0 |
0 |
T8 |
259654 |
259635 |
0 |
0 |
T9 |
690169 |
690109 |
0 |
0 |
T10 |
333920 |
333833 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
199797 |
199788 |
0 |
0 |
T2 |
208170 |
208162 |
0 |
0 |
T3 |
881921 |
881832 |
0 |
0 |
T4 |
46392 |
46296 |
0 |
0 |
T5 |
175521 |
175513 |
0 |
0 |
T6 |
159060 |
159048 |
0 |
0 |
T7 |
805341 |
805271 |
0 |
0 |
T8 |
259654 |
259635 |
0 |
0 |
T9 |
690169 |
690109 |
0 |
0 |
T10 |
333920 |
333833 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1911613546 |
0 |
0 |
T1 |
199797 |
138529 |
0 |
0 |
T2 |
208170 |
115995 |
0 |
0 |
T3 |
881921 |
121001 |
0 |
0 |
T4 |
46392 |
10 |
0 |
0 |
T5 |
175521 |
170444 |
0 |
0 |
T6 |
159060 |
103529 |
0 |
0 |
T7 |
805341 |
107378 |
0 |
0 |
T8 |
259654 |
650810 |
0 |
0 |
T9 |
690169 |
0 |
0 |
0 |
T10 |
333920 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T12 |
0 |
293856 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
706448749 |
0 |
0 |
T1 |
199797 |
127771 |
0 |
0 |
T2 |
208170 |
47551 |
0 |
0 |
T3 |
881921 |
103648 |
0 |
0 |
T4 |
46392 |
158 |
0 |
0 |
T5 |
175521 |
72183 |
0 |
0 |
T6 |
159060 |
697169 |
0 |
0 |
T7 |
805341 |
139474 |
0 |
0 |
T8 |
259654 |
102925 |
0 |
0 |
T9 |
690169 |
475260 |
0 |
0 |
T10 |
333920 |
108760 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
199797 |
199788 |
0 |
0 |
T2 |
208170 |
208162 |
0 |
0 |
T3 |
881921 |
881832 |
0 |
0 |
T4 |
46392 |
46296 |
0 |
0 |
T5 |
175521 |
175513 |
0 |
0 |
T6 |
159060 |
159048 |
0 |
0 |
T7 |
805341 |
805271 |
0 |
0 |
T8 |
259654 |
259635 |
0 |
0 |
T9 |
690169 |
690109 |
0 |
0 |
T10 |
333920 |
333833 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
199797 |
199788 |
0 |
0 |
T2 |
208170 |
208162 |
0 |
0 |
T3 |
881921 |
881832 |
0 |
0 |
T4 |
46392 |
46296 |
0 |
0 |
T5 |
175521 |
175513 |
0 |
0 |
T6 |
159060 |
159048 |
0 |
0 |
T7 |
805341 |
805271 |
0 |
0 |
T8 |
259654 |
259635 |
0 |
0 |
T9 |
690169 |
690109 |
0 |
0 |
T10 |
333920 |
333833 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
199797 |
199788 |
0 |
0 |
T2 |
208170 |
208162 |
0 |
0 |
T3 |
881921 |
881832 |
0 |
0 |
T4 |
46392 |
46296 |
0 |
0 |
T5 |
175521 |
175513 |
0 |
0 |
T6 |
159060 |
159048 |
0 |
0 |
T7 |
805341 |
805271 |
0 |
0 |
T8 |
259654 |
259635 |
0 |
0 |
T9 |
690169 |
690109 |
0 |
0 |
T10 |
333920 |
333833 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
706448749 |
0 |
0 |
T1 |
199797 |
127771 |
0 |
0 |
T2 |
208170 |
47551 |
0 |
0 |
T3 |
881921 |
103648 |
0 |
0 |
T4 |
46392 |
158 |
0 |
0 |
T5 |
175521 |
72183 |
0 |
0 |
T6 |
159060 |
697169 |
0 |
0 |
T7 |
805341 |
139474 |
0 |
0 |
T8 |
259654 |
102925 |
0 |
0 |
T9 |
690169 |
475260 |
0 |
0 |
T10 |
333920 |
108760 |
0 |
0 |