Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
644918 |
427661 |
0 |
0 |
| T2 |
259122 |
135817 |
0 |
0 |
| T3 |
1862828 |
509499 |
0 |
0 |
| T4 |
1185946 |
470674 |
0 |
0 |
| T5 |
321046 |
541212 |
0 |
0 |
| T6 |
456280 |
924409 |
0 |
0 |
| T7 |
483918 |
347448 |
0 |
0 |
| T8 |
1695764 |
101811 |
0 |
0 |
| T9 |
49576 |
1783 |
0 |
0 |
| T10 |
749142 |
415475 |
0 |
0 |
| T11 |
0 |
146243 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
644918 |
644904 |
0 |
0 |
| T2 |
259122 |
259104 |
0 |
0 |
| T3 |
1862828 |
1862698 |
0 |
0 |
| T4 |
1185946 |
1185812 |
0 |
0 |
| T5 |
321046 |
321032 |
0 |
0 |
| T6 |
456280 |
456264 |
0 |
0 |
| T7 |
483918 |
483898 |
0 |
0 |
| T8 |
1695764 |
1695650 |
0 |
0 |
| T9 |
49576 |
49470 |
0 |
0 |
| T10 |
749142 |
749124 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
644918 |
644904 |
0 |
0 |
| T2 |
259122 |
259104 |
0 |
0 |
| T3 |
1862828 |
1862698 |
0 |
0 |
| T4 |
1185946 |
1185812 |
0 |
0 |
| T5 |
321046 |
321032 |
0 |
0 |
| T6 |
456280 |
456264 |
0 |
0 |
| T7 |
483918 |
483898 |
0 |
0 |
| T8 |
1695764 |
1695650 |
0 |
0 |
| T9 |
49576 |
49470 |
0 |
0 |
| T10 |
749142 |
749124 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
644918 |
644904 |
0 |
0 |
| T2 |
259122 |
259104 |
0 |
0 |
| T3 |
1862828 |
1862698 |
0 |
0 |
| T4 |
1185946 |
1185812 |
0 |
0 |
| T5 |
321046 |
321032 |
0 |
0 |
| T6 |
456280 |
456264 |
0 |
0 |
| T7 |
483918 |
483898 |
0 |
0 |
| T8 |
1695764 |
1695650 |
0 |
0 |
| T9 |
49576 |
49470 |
0 |
0 |
| T10 |
749142 |
749124 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
644918 |
427661 |
0 |
0 |
| T2 |
259122 |
135817 |
0 |
0 |
| T3 |
1862828 |
509499 |
0 |
0 |
| T4 |
1185946 |
470674 |
0 |
0 |
| T5 |
321046 |
541212 |
0 |
0 |
| T6 |
456280 |
924409 |
0 |
0 |
| T7 |
483918 |
347448 |
0 |
0 |
| T8 |
1695764 |
101811 |
0 |
0 |
| T9 |
49576 |
1783 |
0 |
0 |
| T10 |
749142 |
415475 |
0 |
0 |
| T11 |
0 |
146243 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T5,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2034847574 |
0 |
0 |
| T1 |
322459 |
145659 |
0 |
0 |
| T2 |
129561 |
128080 |
0 |
0 |
| T3 |
931414 |
376457 |
0 |
0 |
| T4 |
592973 |
0 |
0 |
0 |
| T5 |
160523 |
229156 |
0 |
0 |
| T6 |
228140 |
275695 |
0 |
0 |
| T7 |
241959 |
159169 |
0 |
0 |
| T8 |
847882 |
49221 |
0 |
0 |
| T9 |
24788 |
10 |
0 |
0 |
| T10 |
374571 |
108361 |
0 |
0 |
| T11 |
0 |
146243 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
322459 |
322452 |
0 |
0 |
| T2 |
129561 |
129552 |
0 |
0 |
| T3 |
931414 |
931349 |
0 |
0 |
| T4 |
592973 |
592906 |
0 |
0 |
| T5 |
160523 |
160516 |
0 |
0 |
| T6 |
228140 |
228132 |
0 |
0 |
| T7 |
241959 |
241949 |
0 |
0 |
| T8 |
847882 |
847825 |
0 |
0 |
| T9 |
24788 |
24735 |
0 |
0 |
| T10 |
374571 |
374562 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
322459 |
322452 |
0 |
0 |
| T2 |
129561 |
129552 |
0 |
0 |
| T3 |
931414 |
931349 |
0 |
0 |
| T4 |
592973 |
592906 |
0 |
0 |
| T5 |
160523 |
160516 |
0 |
0 |
| T6 |
228140 |
228132 |
0 |
0 |
| T7 |
241959 |
241949 |
0 |
0 |
| T8 |
847882 |
847825 |
0 |
0 |
| T9 |
24788 |
24735 |
0 |
0 |
| T10 |
374571 |
374562 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
322459 |
322452 |
0 |
0 |
| T2 |
129561 |
129552 |
0 |
0 |
| T3 |
931414 |
931349 |
0 |
0 |
| T4 |
592973 |
592906 |
0 |
0 |
| T5 |
160523 |
160516 |
0 |
0 |
| T6 |
228140 |
228132 |
0 |
0 |
| T7 |
241959 |
241949 |
0 |
0 |
| T8 |
847882 |
847825 |
0 |
0 |
| T9 |
24788 |
24735 |
0 |
0 |
| T10 |
374571 |
374562 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2034847574 |
0 |
0 |
| T1 |
322459 |
145659 |
0 |
0 |
| T2 |
129561 |
128080 |
0 |
0 |
| T3 |
931414 |
376457 |
0 |
0 |
| T4 |
592973 |
0 |
0 |
0 |
| T5 |
160523 |
229156 |
0 |
0 |
| T6 |
228140 |
275695 |
0 |
0 |
| T7 |
241959 |
159169 |
0 |
0 |
| T8 |
847882 |
49221 |
0 |
0 |
| T9 |
24788 |
10 |
0 |
0 |
| T10 |
374571 |
108361 |
0 |
0 |
| T11 |
0 |
146243 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T12,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T6,T12,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
749133299 |
0 |
0 |
| T1 |
322459 |
282002 |
0 |
0 |
| T2 |
129561 |
7737 |
0 |
0 |
| T3 |
931414 |
133042 |
0 |
0 |
| T4 |
592973 |
470674 |
0 |
0 |
| T5 |
160523 |
312056 |
0 |
0 |
| T6 |
228140 |
648714 |
0 |
0 |
| T7 |
241959 |
188279 |
0 |
0 |
| T8 |
847882 |
52590 |
0 |
0 |
| T9 |
24788 |
1773 |
0 |
0 |
| T10 |
374571 |
307114 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
322459 |
322452 |
0 |
0 |
| T2 |
129561 |
129552 |
0 |
0 |
| T3 |
931414 |
931349 |
0 |
0 |
| T4 |
592973 |
592906 |
0 |
0 |
| T5 |
160523 |
160516 |
0 |
0 |
| T6 |
228140 |
228132 |
0 |
0 |
| T7 |
241959 |
241949 |
0 |
0 |
| T8 |
847882 |
847825 |
0 |
0 |
| T9 |
24788 |
24735 |
0 |
0 |
| T10 |
374571 |
374562 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
322459 |
322452 |
0 |
0 |
| T2 |
129561 |
129552 |
0 |
0 |
| T3 |
931414 |
931349 |
0 |
0 |
| T4 |
592973 |
592906 |
0 |
0 |
| T5 |
160523 |
160516 |
0 |
0 |
| T6 |
228140 |
228132 |
0 |
0 |
| T7 |
241959 |
241949 |
0 |
0 |
| T8 |
847882 |
847825 |
0 |
0 |
| T9 |
24788 |
24735 |
0 |
0 |
| T10 |
374571 |
374562 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
322459 |
322452 |
0 |
0 |
| T2 |
129561 |
129552 |
0 |
0 |
| T3 |
931414 |
931349 |
0 |
0 |
| T4 |
592973 |
592906 |
0 |
0 |
| T5 |
160523 |
160516 |
0 |
0 |
| T6 |
228140 |
228132 |
0 |
0 |
| T7 |
241959 |
241949 |
0 |
0 |
| T8 |
847882 |
847825 |
0 |
0 |
| T9 |
24788 |
24735 |
0 |
0 |
| T10 |
374571 |
374562 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
749133299 |
0 |
0 |
| T1 |
322459 |
282002 |
0 |
0 |
| T2 |
129561 |
7737 |
0 |
0 |
| T3 |
931414 |
133042 |
0 |
0 |
| T4 |
592973 |
470674 |
0 |
0 |
| T5 |
160523 |
312056 |
0 |
0 |
| T6 |
228140 |
648714 |
0 |
0 |
| T7 |
241959 |
188279 |
0 |
0 |
| T8 |
847882 |
52590 |
0 |
0 |
| T9 |
24788 |
1773 |
0 |
0 |
| T10 |
374571 |
307114 |
0 |
0 |