Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
310372 |
535012 |
0 |
0 |
T2 |
414386 |
1062571 |
0 |
0 |
T3 |
449436 |
982263 |
0 |
0 |
T4 |
959482 |
533510 |
0 |
0 |
T5 |
192018 |
2903 |
0 |
0 |
T6 |
290386 |
19445 |
0 |
0 |
T7 |
166506 |
3059 |
0 |
0 |
T8 |
389138 |
507263 |
0 |
0 |
T9 |
829976 |
511195 |
0 |
0 |
T10 |
316508 |
1664559 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
310372 |
310358 |
0 |
0 |
T2 |
414386 |
414368 |
0 |
0 |
T3 |
449436 |
449416 |
0 |
0 |
T4 |
959482 |
959468 |
0 |
0 |
T5 |
192018 |
191864 |
0 |
0 |
T6 |
290386 |
290208 |
0 |
0 |
T7 |
166506 |
166394 |
0 |
0 |
T8 |
389138 |
389136 |
0 |
0 |
T9 |
829976 |
829960 |
0 |
0 |
T10 |
316508 |
316494 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
310372 |
310358 |
0 |
0 |
T2 |
414386 |
414368 |
0 |
0 |
T3 |
449436 |
449416 |
0 |
0 |
T4 |
959482 |
959468 |
0 |
0 |
T5 |
192018 |
191864 |
0 |
0 |
T6 |
290386 |
290208 |
0 |
0 |
T7 |
166506 |
166394 |
0 |
0 |
T8 |
389138 |
389136 |
0 |
0 |
T9 |
829976 |
829960 |
0 |
0 |
T10 |
316508 |
316494 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
310372 |
310358 |
0 |
0 |
T2 |
414386 |
414368 |
0 |
0 |
T3 |
449436 |
449416 |
0 |
0 |
T4 |
959482 |
959468 |
0 |
0 |
T5 |
192018 |
191864 |
0 |
0 |
T6 |
290386 |
290208 |
0 |
0 |
T7 |
166506 |
166394 |
0 |
0 |
T8 |
389138 |
389136 |
0 |
0 |
T9 |
829976 |
829960 |
0 |
0 |
T10 |
316508 |
316494 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
310372 |
535012 |
0 |
0 |
T2 |
414386 |
1062571 |
0 |
0 |
T3 |
449436 |
982263 |
0 |
0 |
T4 |
959482 |
533510 |
0 |
0 |
T5 |
192018 |
2903 |
0 |
0 |
T6 |
290386 |
19445 |
0 |
0 |
T7 |
166506 |
3059 |
0 |
0 |
T8 |
389138 |
507263 |
0 |
0 |
T9 |
829976 |
511195 |
0 |
0 |
T10 |
316508 |
1664559 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1963856558 |
0 |
0 |
T1 |
155186 |
414238 |
0 |
0 |
T2 |
207193 |
864761 |
0 |
0 |
T3 |
224718 |
166447 |
0 |
0 |
T4 |
479741 |
413145 |
0 |
0 |
T5 |
96009 |
10 |
0 |
0 |
T6 |
145193 |
18261 |
0 |
0 |
T7 |
83253 |
10 |
0 |
0 |
T8 |
194569 |
150882 |
0 |
0 |
T9 |
414988 |
355208 |
0 |
0 |
T10 |
158254 |
825625 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
155186 |
155179 |
0 |
0 |
T2 |
207193 |
207184 |
0 |
0 |
T3 |
224718 |
224708 |
0 |
0 |
T4 |
479741 |
479734 |
0 |
0 |
T5 |
96009 |
95932 |
0 |
0 |
T6 |
145193 |
145104 |
0 |
0 |
T7 |
83253 |
83197 |
0 |
0 |
T8 |
194569 |
194568 |
0 |
0 |
T9 |
414988 |
414980 |
0 |
0 |
T10 |
158254 |
158247 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
155186 |
155179 |
0 |
0 |
T2 |
207193 |
207184 |
0 |
0 |
T3 |
224718 |
224708 |
0 |
0 |
T4 |
479741 |
479734 |
0 |
0 |
T5 |
96009 |
95932 |
0 |
0 |
T6 |
145193 |
145104 |
0 |
0 |
T7 |
83253 |
83197 |
0 |
0 |
T8 |
194569 |
194568 |
0 |
0 |
T9 |
414988 |
414980 |
0 |
0 |
T10 |
158254 |
158247 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
155186 |
155179 |
0 |
0 |
T2 |
207193 |
207184 |
0 |
0 |
T3 |
224718 |
224708 |
0 |
0 |
T4 |
479741 |
479734 |
0 |
0 |
T5 |
96009 |
95932 |
0 |
0 |
T6 |
145193 |
145104 |
0 |
0 |
T7 |
83253 |
83197 |
0 |
0 |
T8 |
194569 |
194568 |
0 |
0 |
T9 |
414988 |
414980 |
0 |
0 |
T10 |
158254 |
158247 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1963856558 |
0 |
0 |
T1 |
155186 |
414238 |
0 |
0 |
T2 |
207193 |
864761 |
0 |
0 |
T3 |
224718 |
166447 |
0 |
0 |
T4 |
479741 |
413145 |
0 |
0 |
T5 |
96009 |
10 |
0 |
0 |
T6 |
145193 |
18261 |
0 |
0 |
T7 |
83253 |
10 |
0 |
0 |
T8 |
194569 |
150882 |
0 |
0 |
T9 |
414988 |
355208 |
0 |
0 |
T10 |
158254 |
825625 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
749685953 |
0 |
0 |
T1 |
155186 |
120774 |
0 |
0 |
T2 |
207193 |
197810 |
0 |
0 |
T3 |
224718 |
815816 |
0 |
0 |
T4 |
479741 |
120365 |
0 |
0 |
T5 |
96009 |
2893 |
0 |
0 |
T6 |
145193 |
1184 |
0 |
0 |
T7 |
83253 |
3049 |
0 |
0 |
T8 |
194569 |
356381 |
0 |
0 |
T9 |
414988 |
155987 |
0 |
0 |
T10 |
158254 |
838934 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
155186 |
155179 |
0 |
0 |
T2 |
207193 |
207184 |
0 |
0 |
T3 |
224718 |
224708 |
0 |
0 |
T4 |
479741 |
479734 |
0 |
0 |
T5 |
96009 |
95932 |
0 |
0 |
T6 |
145193 |
145104 |
0 |
0 |
T7 |
83253 |
83197 |
0 |
0 |
T8 |
194569 |
194568 |
0 |
0 |
T9 |
414988 |
414980 |
0 |
0 |
T10 |
158254 |
158247 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
155186 |
155179 |
0 |
0 |
T2 |
207193 |
207184 |
0 |
0 |
T3 |
224718 |
224708 |
0 |
0 |
T4 |
479741 |
479734 |
0 |
0 |
T5 |
96009 |
95932 |
0 |
0 |
T6 |
145193 |
145104 |
0 |
0 |
T7 |
83253 |
83197 |
0 |
0 |
T8 |
194569 |
194568 |
0 |
0 |
T9 |
414988 |
414980 |
0 |
0 |
T10 |
158254 |
158247 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
155186 |
155179 |
0 |
0 |
T2 |
207193 |
207184 |
0 |
0 |
T3 |
224718 |
224708 |
0 |
0 |
T4 |
479741 |
479734 |
0 |
0 |
T5 |
96009 |
95932 |
0 |
0 |
T6 |
145193 |
145104 |
0 |
0 |
T7 |
83253 |
83197 |
0 |
0 |
T8 |
194569 |
194568 |
0 |
0 |
T9 |
414988 |
414980 |
0 |
0 |
T10 |
158254 |
158247 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
749685953 |
0 |
0 |
T1 |
155186 |
120774 |
0 |
0 |
T2 |
207193 |
197810 |
0 |
0 |
T3 |
224718 |
815816 |
0 |
0 |
T4 |
479741 |
120365 |
0 |
0 |
T5 |
96009 |
2893 |
0 |
0 |
T6 |
145193 |
1184 |
0 |
0 |
T7 |
83253 |
3049 |
0 |
0 |
T8 |
194569 |
356381 |
0 |
0 |
T9 |
414988 |
155987 |
0 |
0 |
T10 |
158254 |
838934 |
0 |
0 |