Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
214418 |
501807 |
0 |
0 |
T2 |
357936 |
127490 |
0 |
0 |
T3 |
101058 |
1404 |
0 |
0 |
T4 |
1055306 |
24817 |
0 |
0 |
T5 |
784394 |
812787 |
0 |
0 |
T6 |
291550 |
445936 |
0 |
0 |
T7 |
201852 |
1038843 |
0 |
0 |
T8 |
1405398 |
1158408 |
0 |
0 |
T9 |
1506698 |
795417 |
0 |
0 |
T10 |
214402 |
524557 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
214418 |
214416 |
0 |
0 |
T2 |
357936 |
357800 |
0 |
0 |
T3 |
101058 |
100958 |
0 |
0 |
T4 |
1055306 |
1055132 |
0 |
0 |
T5 |
784394 |
784382 |
0 |
0 |
T6 |
291550 |
291538 |
0 |
0 |
T7 |
201852 |
201850 |
0 |
0 |
T8 |
1405398 |
1405384 |
0 |
0 |
T9 |
1506698 |
1506552 |
0 |
0 |
T10 |
214402 |
214386 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
214418 |
214416 |
0 |
0 |
T2 |
357936 |
357800 |
0 |
0 |
T3 |
101058 |
100958 |
0 |
0 |
T4 |
1055306 |
1055132 |
0 |
0 |
T5 |
784394 |
784382 |
0 |
0 |
T6 |
291550 |
291538 |
0 |
0 |
T7 |
201852 |
201850 |
0 |
0 |
T8 |
1405398 |
1405384 |
0 |
0 |
T9 |
1506698 |
1506552 |
0 |
0 |
T10 |
214402 |
214386 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
214418 |
214416 |
0 |
0 |
T2 |
357936 |
357800 |
0 |
0 |
T3 |
101058 |
100958 |
0 |
0 |
T4 |
1055306 |
1055132 |
0 |
0 |
T5 |
784394 |
784382 |
0 |
0 |
T6 |
291550 |
291538 |
0 |
0 |
T7 |
201852 |
201850 |
0 |
0 |
T8 |
1405398 |
1405384 |
0 |
0 |
T9 |
1506698 |
1506552 |
0 |
0 |
T10 |
214402 |
214386 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
214418 |
501807 |
0 |
0 |
T2 |
357936 |
127490 |
0 |
0 |
T3 |
101058 |
1404 |
0 |
0 |
T4 |
1055306 |
24817 |
0 |
0 |
T5 |
784394 |
812787 |
0 |
0 |
T6 |
291550 |
445936 |
0 |
0 |
T7 |
201852 |
1038843 |
0 |
0 |
T8 |
1405398 |
1158408 |
0 |
0 |
T9 |
1506698 |
795417 |
0 |
0 |
T10 |
214402 |
524557 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1893599344 |
0 |
0 |
T1 |
107209 |
100340 |
0 |
0 |
T2 |
178968 |
120220 |
0 |
0 |
T3 |
50529 |
10 |
0 |
0 |
T4 |
527653 |
10 |
0 |
0 |
T5 |
392197 |
151114 |
0 |
0 |
T6 |
145775 |
374677 |
0 |
0 |
T7 |
100926 |
617192 |
0 |
0 |
T8 |
702699 |
389238 |
0 |
0 |
T9 |
753349 |
752432 |
0 |
0 |
T10 |
107201 |
42806 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
107209 |
107208 |
0 |
0 |
T2 |
178968 |
178900 |
0 |
0 |
T3 |
50529 |
50479 |
0 |
0 |
T4 |
527653 |
527566 |
0 |
0 |
T5 |
392197 |
392191 |
0 |
0 |
T6 |
145775 |
145769 |
0 |
0 |
T7 |
100926 |
100925 |
0 |
0 |
T8 |
702699 |
702692 |
0 |
0 |
T9 |
753349 |
753276 |
0 |
0 |
T10 |
107201 |
107193 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
107209 |
107208 |
0 |
0 |
T2 |
178968 |
178900 |
0 |
0 |
T3 |
50529 |
50479 |
0 |
0 |
T4 |
527653 |
527566 |
0 |
0 |
T5 |
392197 |
392191 |
0 |
0 |
T6 |
145775 |
145769 |
0 |
0 |
T7 |
100926 |
100925 |
0 |
0 |
T8 |
702699 |
702692 |
0 |
0 |
T9 |
753349 |
753276 |
0 |
0 |
T10 |
107201 |
107193 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
107209 |
107208 |
0 |
0 |
T2 |
178968 |
178900 |
0 |
0 |
T3 |
50529 |
50479 |
0 |
0 |
T4 |
527653 |
527566 |
0 |
0 |
T5 |
392197 |
392191 |
0 |
0 |
T6 |
145775 |
145769 |
0 |
0 |
T7 |
100926 |
100925 |
0 |
0 |
T8 |
702699 |
702692 |
0 |
0 |
T9 |
753349 |
753276 |
0 |
0 |
T10 |
107201 |
107193 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1893599344 |
0 |
0 |
T1 |
107209 |
100340 |
0 |
0 |
T2 |
178968 |
120220 |
0 |
0 |
T3 |
50529 |
10 |
0 |
0 |
T4 |
527653 |
10 |
0 |
0 |
T5 |
392197 |
151114 |
0 |
0 |
T6 |
145775 |
374677 |
0 |
0 |
T7 |
100926 |
617192 |
0 |
0 |
T8 |
702699 |
389238 |
0 |
0 |
T9 |
753349 |
752432 |
0 |
0 |
T10 |
107201 |
42806 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T9,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
754329871 |
0 |
0 |
T1 |
107209 |
401467 |
0 |
0 |
T2 |
178968 |
7270 |
0 |
0 |
T3 |
50529 |
1394 |
0 |
0 |
T4 |
527653 |
24807 |
0 |
0 |
T5 |
392197 |
661673 |
0 |
0 |
T6 |
145775 |
71259 |
0 |
0 |
T7 |
100926 |
421651 |
0 |
0 |
T8 |
702699 |
769170 |
0 |
0 |
T9 |
753349 |
42985 |
0 |
0 |
T10 |
107201 |
481751 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
107209 |
107208 |
0 |
0 |
T2 |
178968 |
178900 |
0 |
0 |
T3 |
50529 |
50479 |
0 |
0 |
T4 |
527653 |
527566 |
0 |
0 |
T5 |
392197 |
392191 |
0 |
0 |
T6 |
145775 |
145769 |
0 |
0 |
T7 |
100926 |
100925 |
0 |
0 |
T8 |
702699 |
702692 |
0 |
0 |
T9 |
753349 |
753276 |
0 |
0 |
T10 |
107201 |
107193 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
107209 |
107208 |
0 |
0 |
T2 |
178968 |
178900 |
0 |
0 |
T3 |
50529 |
50479 |
0 |
0 |
T4 |
527653 |
527566 |
0 |
0 |
T5 |
392197 |
392191 |
0 |
0 |
T6 |
145775 |
145769 |
0 |
0 |
T7 |
100926 |
100925 |
0 |
0 |
T8 |
702699 |
702692 |
0 |
0 |
T9 |
753349 |
753276 |
0 |
0 |
T10 |
107201 |
107193 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
107209 |
107208 |
0 |
0 |
T2 |
178968 |
178900 |
0 |
0 |
T3 |
50529 |
50479 |
0 |
0 |
T4 |
527653 |
527566 |
0 |
0 |
T5 |
392197 |
392191 |
0 |
0 |
T6 |
145775 |
145769 |
0 |
0 |
T7 |
100926 |
100925 |
0 |
0 |
T8 |
702699 |
702692 |
0 |
0 |
T9 |
753349 |
753276 |
0 |
0 |
T10 |
107201 |
107193 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
754329871 |
0 |
0 |
T1 |
107209 |
401467 |
0 |
0 |
T2 |
178968 |
7270 |
0 |
0 |
T3 |
50529 |
1394 |
0 |
0 |
T4 |
527653 |
24807 |
0 |
0 |
T5 |
392197 |
661673 |
0 |
0 |
T6 |
145775 |
71259 |
0 |
0 |
T7 |
100926 |
421651 |
0 |
0 |
T8 |
702699 |
769170 |
0 |
0 |
T9 |
753349 |
42985 |
0 |
0 |
T10 |
107201 |
481751 |
0 |
0 |