Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
524822 |
279859 |
0 |
0 |
T2 |
703732 |
259878 |
0 |
0 |
T3 |
377454 |
290656 |
0 |
0 |
T4 |
1422274 |
632902 |
0 |
0 |
T5 |
289808 |
336277 |
0 |
0 |
T6 |
200434 |
580723 |
0 |
0 |
T7 |
231100 |
302919 |
0 |
0 |
T8 |
976232 |
556271 |
0 |
0 |
T9 |
26312 |
728 |
0 |
0 |
T10 |
1963878 |
1489404 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
524822 |
524804 |
0 |
0 |
T2 |
703732 |
703722 |
0 |
0 |
T3 |
377454 |
377434 |
0 |
0 |
T4 |
1422274 |
1422152 |
0 |
0 |
T5 |
289808 |
289796 |
0 |
0 |
T6 |
200434 |
200432 |
0 |
0 |
T7 |
231100 |
231082 |
0 |
0 |
T8 |
976232 |
976212 |
0 |
0 |
T9 |
26312 |
26118 |
0 |
0 |
T10 |
1963878 |
1963858 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
524822 |
524804 |
0 |
0 |
T2 |
703732 |
703722 |
0 |
0 |
T3 |
377454 |
377434 |
0 |
0 |
T4 |
1422274 |
1422152 |
0 |
0 |
T5 |
289808 |
289796 |
0 |
0 |
T6 |
200434 |
200432 |
0 |
0 |
T7 |
231100 |
231082 |
0 |
0 |
T8 |
976232 |
976212 |
0 |
0 |
T9 |
26312 |
26118 |
0 |
0 |
T10 |
1963878 |
1963858 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
524822 |
524804 |
0 |
0 |
T2 |
703732 |
703722 |
0 |
0 |
T3 |
377454 |
377434 |
0 |
0 |
T4 |
1422274 |
1422152 |
0 |
0 |
T5 |
289808 |
289796 |
0 |
0 |
T6 |
200434 |
200432 |
0 |
0 |
T7 |
231100 |
231082 |
0 |
0 |
T8 |
976232 |
976212 |
0 |
0 |
T9 |
26312 |
26118 |
0 |
0 |
T10 |
1963878 |
1963858 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
524822 |
279859 |
0 |
0 |
T2 |
703732 |
259878 |
0 |
0 |
T3 |
377454 |
290656 |
0 |
0 |
T4 |
1422274 |
632902 |
0 |
0 |
T5 |
289808 |
336277 |
0 |
0 |
T6 |
200434 |
580723 |
0 |
0 |
T7 |
231100 |
302919 |
0 |
0 |
T8 |
976232 |
556271 |
0 |
0 |
T9 |
26312 |
728 |
0 |
0 |
T10 |
1963878 |
1489404 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1931246865 |
0 |
0 |
T1 |
262411 |
121320 |
0 |
0 |
T2 |
351866 |
216850 |
0 |
0 |
T3 |
188727 |
141577 |
0 |
0 |
T4 |
711137 |
517686 |
0 |
0 |
T5 |
144904 |
137643 |
0 |
0 |
T6 |
100217 |
240843 |
0 |
0 |
T7 |
115550 |
70034 |
0 |
0 |
T8 |
488116 |
386715 |
0 |
0 |
T9 |
13156 |
10 |
0 |
0 |
T10 |
981939 |
967417 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262411 |
262402 |
0 |
0 |
T2 |
351866 |
351861 |
0 |
0 |
T3 |
188727 |
188717 |
0 |
0 |
T4 |
711137 |
711076 |
0 |
0 |
T5 |
144904 |
144898 |
0 |
0 |
T6 |
100217 |
100216 |
0 |
0 |
T7 |
115550 |
115541 |
0 |
0 |
T8 |
488116 |
488106 |
0 |
0 |
T9 |
13156 |
13059 |
0 |
0 |
T10 |
981939 |
981929 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262411 |
262402 |
0 |
0 |
T2 |
351866 |
351861 |
0 |
0 |
T3 |
188727 |
188717 |
0 |
0 |
T4 |
711137 |
711076 |
0 |
0 |
T5 |
144904 |
144898 |
0 |
0 |
T6 |
100217 |
100216 |
0 |
0 |
T7 |
115550 |
115541 |
0 |
0 |
T8 |
488116 |
488106 |
0 |
0 |
T9 |
13156 |
13059 |
0 |
0 |
T10 |
981939 |
981929 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262411 |
262402 |
0 |
0 |
T2 |
351866 |
351861 |
0 |
0 |
T3 |
188727 |
188717 |
0 |
0 |
T4 |
711137 |
711076 |
0 |
0 |
T5 |
144904 |
144898 |
0 |
0 |
T6 |
100217 |
100216 |
0 |
0 |
T7 |
115550 |
115541 |
0 |
0 |
T8 |
488116 |
488106 |
0 |
0 |
T9 |
13156 |
13059 |
0 |
0 |
T10 |
981939 |
981929 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1931246865 |
0 |
0 |
T1 |
262411 |
121320 |
0 |
0 |
T2 |
351866 |
216850 |
0 |
0 |
T3 |
188727 |
141577 |
0 |
0 |
T4 |
711137 |
517686 |
0 |
0 |
T5 |
144904 |
137643 |
0 |
0 |
T6 |
100217 |
240843 |
0 |
0 |
T7 |
115550 |
70034 |
0 |
0 |
T8 |
488116 |
386715 |
0 |
0 |
T9 |
13156 |
10 |
0 |
0 |
T10 |
981939 |
967417 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
726506978 |
0 |
0 |
T1 |
262411 |
158539 |
0 |
0 |
T2 |
351866 |
43028 |
0 |
0 |
T3 |
188727 |
149079 |
0 |
0 |
T4 |
711137 |
115216 |
0 |
0 |
T5 |
144904 |
198634 |
0 |
0 |
T6 |
100217 |
339880 |
0 |
0 |
T7 |
115550 |
232885 |
0 |
0 |
T8 |
488116 |
169556 |
0 |
0 |
T9 |
13156 |
718 |
0 |
0 |
T10 |
981939 |
521987 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262411 |
262402 |
0 |
0 |
T2 |
351866 |
351861 |
0 |
0 |
T3 |
188727 |
188717 |
0 |
0 |
T4 |
711137 |
711076 |
0 |
0 |
T5 |
144904 |
144898 |
0 |
0 |
T6 |
100217 |
100216 |
0 |
0 |
T7 |
115550 |
115541 |
0 |
0 |
T8 |
488116 |
488106 |
0 |
0 |
T9 |
13156 |
13059 |
0 |
0 |
T10 |
981939 |
981929 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262411 |
262402 |
0 |
0 |
T2 |
351866 |
351861 |
0 |
0 |
T3 |
188727 |
188717 |
0 |
0 |
T4 |
711137 |
711076 |
0 |
0 |
T5 |
144904 |
144898 |
0 |
0 |
T6 |
100217 |
100216 |
0 |
0 |
T7 |
115550 |
115541 |
0 |
0 |
T8 |
488116 |
488106 |
0 |
0 |
T9 |
13156 |
13059 |
0 |
0 |
T10 |
981939 |
981929 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262411 |
262402 |
0 |
0 |
T2 |
351866 |
351861 |
0 |
0 |
T3 |
188727 |
188717 |
0 |
0 |
T4 |
711137 |
711076 |
0 |
0 |
T5 |
144904 |
144898 |
0 |
0 |
T6 |
100217 |
100216 |
0 |
0 |
T7 |
115550 |
115541 |
0 |
0 |
T8 |
488116 |
488106 |
0 |
0 |
T9 |
13156 |
13059 |
0 |
0 |
T10 |
981939 |
981929 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
726506978 |
0 |
0 |
T1 |
262411 |
158539 |
0 |
0 |
T2 |
351866 |
43028 |
0 |
0 |
T3 |
188727 |
149079 |
0 |
0 |
T4 |
711137 |
115216 |
0 |
0 |
T5 |
144904 |
198634 |
0 |
0 |
T6 |
100217 |
339880 |
0 |
0 |
T7 |
115550 |
232885 |
0 |
0 |
T8 |
488116 |
169556 |
0 |
0 |
T9 |
13156 |
718 |
0 |
0 |
T10 |
981939 |
521987 |
0 |
0 |