Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T2 |
593672 |
619424 |
0 |
0 |
T3 |
534040 |
1024934 |
0 |
0 |
T4 |
1831836 |
1177097 |
0 |
0 |
T5 |
292272 |
20743 |
0 |
0 |
T6 |
1110740 |
565559 |
0 |
0 |
T7 |
326574 |
229910 |
0 |
0 |
T8 |
125282 |
20 |
0 |
0 |
T9 |
419254 |
1146877 |
0 |
0 |
T10 |
1113532 |
460382 |
0 |
0 |
T11 |
0 |
1143752 |
0 |
0 |
T12 |
6796 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
52048 |
51942 |
0 |
0 |
T2 |
593672 |
593658 |
0 |
0 |
T3 |
534040 |
534026 |
0 |
0 |
T4 |
1831836 |
1831818 |
0 |
0 |
T5 |
292272 |
292114 |
0 |
0 |
T6 |
1110740 |
1110724 |
0 |
0 |
T7 |
326574 |
326564 |
0 |
0 |
T8 |
125282 |
125180 |
0 |
0 |
T9 |
419254 |
419240 |
0 |
0 |
T10 |
1113532 |
1113410 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
52048 |
51942 |
0 |
0 |
T2 |
593672 |
593658 |
0 |
0 |
T3 |
534040 |
534026 |
0 |
0 |
T4 |
1831836 |
1831818 |
0 |
0 |
T5 |
292272 |
292114 |
0 |
0 |
T6 |
1110740 |
1110724 |
0 |
0 |
T7 |
326574 |
326564 |
0 |
0 |
T8 |
125282 |
125180 |
0 |
0 |
T9 |
419254 |
419240 |
0 |
0 |
T10 |
1113532 |
1113410 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
52048 |
51942 |
0 |
0 |
T2 |
593672 |
593658 |
0 |
0 |
T3 |
534040 |
534026 |
0 |
0 |
T4 |
1831836 |
1831818 |
0 |
0 |
T5 |
292272 |
292114 |
0 |
0 |
T6 |
1110740 |
1110724 |
0 |
0 |
T7 |
326574 |
326564 |
0 |
0 |
T8 |
125282 |
125180 |
0 |
0 |
T9 |
419254 |
419240 |
0 |
0 |
T10 |
1113532 |
1113410 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T2 |
593672 |
619424 |
0 |
0 |
T3 |
534040 |
1024934 |
0 |
0 |
T4 |
1831836 |
1177097 |
0 |
0 |
T5 |
292272 |
20743 |
0 |
0 |
T6 |
1110740 |
565559 |
0 |
0 |
T7 |
326574 |
229910 |
0 |
0 |
T8 |
125282 |
20 |
0 |
0 |
T9 |
419254 |
1146877 |
0 |
0 |
T10 |
1113532 |
460382 |
0 |
0 |
T11 |
0 |
1143752 |
0 |
0 |
T12 |
6796 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1762370285 |
0 |
0 |
T2 |
296836 |
139273 |
0 |
0 |
T3 |
267020 |
657034 |
0 |
0 |
T4 |
915918 |
888860 |
0 |
0 |
T5 |
146136 |
19304 |
0 |
0 |
T6 |
555370 |
514333 |
0 |
0 |
T7 |
163287 |
97260 |
0 |
0 |
T8 |
62641 |
1 |
0 |
0 |
T9 |
209627 |
689066 |
0 |
0 |
T10 |
556766 |
436697 |
0 |
0 |
T11 |
0 |
319303 |
0 |
0 |
T12 |
3398 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26024 |
25971 |
0 |
0 |
T2 |
296836 |
296829 |
0 |
0 |
T3 |
267020 |
267013 |
0 |
0 |
T4 |
915918 |
915909 |
0 |
0 |
T5 |
146136 |
146057 |
0 |
0 |
T6 |
555370 |
555362 |
0 |
0 |
T7 |
163287 |
163282 |
0 |
0 |
T8 |
62641 |
62590 |
0 |
0 |
T9 |
209627 |
209620 |
0 |
0 |
T10 |
556766 |
556705 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26024 |
25971 |
0 |
0 |
T2 |
296836 |
296829 |
0 |
0 |
T3 |
267020 |
267013 |
0 |
0 |
T4 |
915918 |
915909 |
0 |
0 |
T5 |
146136 |
146057 |
0 |
0 |
T6 |
555370 |
555362 |
0 |
0 |
T7 |
163287 |
163282 |
0 |
0 |
T8 |
62641 |
62590 |
0 |
0 |
T9 |
209627 |
209620 |
0 |
0 |
T10 |
556766 |
556705 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26024 |
25971 |
0 |
0 |
T2 |
296836 |
296829 |
0 |
0 |
T3 |
267020 |
267013 |
0 |
0 |
T4 |
915918 |
915909 |
0 |
0 |
T5 |
146136 |
146057 |
0 |
0 |
T6 |
555370 |
555362 |
0 |
0 |
T7 |
163287 |
163282 |
0 |
0 |
T8 |
62641 |
62590 |
0 |
0 |
T9 |
209627 |
209620 |
0 |
0 |
T10 |
556766 |
556705 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1762370285 |
0 |
0 |
T2 |
296836 |
139273 |
0 |
0 |
T3 |
267020 |
657034 |
0 |
0 |
T4 |
915918 |
888860 |
0 |
0 |
T5 |
146136 |
19304 |
0 |
0 |
T6 |
555370 |
514333 |
0 |
0 |
T7 |
163287 |
97260 |
0 |
0 |
T8 |
62641 |
1 |
0 |
0 |
T9 |
209627 |
689066 |
0 |
0 |
T10 |
556766 |
436697 |
0 |
0 |
T11 |
0 |
319303 |
0 |
0 |
T12 |
3398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T7,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
615454771 |
0 |
0 |
T2 |
296836 |
480151 |
0 |
0 |
T3 |
267020 |
367900 |
0 |
0 |
T4 |
915918 |
288237 |
0 |
0 |
T5 |
146136 |
1439 |
0 |
0 |
T6 |
555370 |
51226 |
0 |
0 |
T7 |
163287 |
132650 |
0 |
0 |
T8 |
62641 |
19 |
0 |
0 |
T9 |
209627 |
457811 |
0 |
0 |
T10 |
556766 |
23685 |
0 |
0 |
T11 |
0 |
824449 |
0 |
0 |
T12 |
3398 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26024 |
25971 |
0 |
0 |
T2 |
296836 |
296829 |
0 |
0 |
T3 |
267020 |
267013 |
0 |
0 |
T4 |
915918 |
915909 |
0 |
0 |
T5 |
146136 |
146057 |
0 |
0 |
T6 |
555370 |
555362 |
0 |
0 |
T7 |
163287 |
163282 |
0 |
0 |
T8 |
62641 |
62590 |
0 |
0 |
T9 |
209627 |
209620 |
0 |
0 |
T10 |
556766 |
556705 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26024 |
25971 |
0 |
0 |
T2 |
296836 |
296829 |
0 |
0 |
T3 |
267020 |
267013 |
0 |
0 |
T4 |
915918 |
915909 |
0 |
0 |
T5 |
146136 |
146057 |
0 |
0 |
T6 |
555370 |
555362 |
0 |
0 |
T7 |
163287 |
163282 |
0 |
0 |
T8 |
62641 |
62590 |
0 |
0 |
T9 |
209627 |
209620 |
0 |
0 |
T10 |
556766 |
556705 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26024 |
25971 |
0 |
0 |
T2 |
296836 |
296829 |
0 |
0 |
T3 |
267020 |
267013 |
0 |
0 |
T4 |
915918 |
915909 |
0 |
0 |
T5 |
146136 |
146057 |
0 |
0 |
T6 |
555370 |
555362 |
0 |
0 |
T7 |
163287 |
163282 |
0 |
0 |
T8 |
62641 |
62590 |
0 |
0 |
T9 |
209627 |
209620 |
0 |
0 |
T10 |
556766 |
556705 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
615454771 |
0 |
0 |
T2 |
296836 |
480151 |
0 |
0 |
T3 |
267020 |
367900 |
0 |
0 |
T4 |
915918 |
288237 |
0 |
0 |
T5 |
146136 |
1439 |
0 |
0 |
T6 |
555370 |
51226 |
0 |
0 |
T7 |
163287 |
132650 |
0 |
0 |
T8 |
62641 |
19 |
0 |
0 |
T9 |
209627 |
457811 |
0 |
0 |
T10 |
556766 |
23685 |
0 |
0 |
T11 |
0 |
824449 |
0 |
0 |
T12 |
3398 |
0 |
0 |
0 |