Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
45700 |
0 |
0 |
T2 |
1222772 |
169475 |
0 |
0 |
T3 |
808528 |
731261 |
0 |
0 |
T4 |
1673188 |
566994 |
0 |
0 |
T5 |
1023944 |
403796 |
0 |
0 |
T6 |
653180 |
187214 |
0 |
0 |
T7 |
344388 |
983695 |
0 |
0 |
T8 |
369796 |
259907 |
0 |
0 |
T9 |
443210 |
440817 |
0 |
0 |
T10 |
291926 |
186759 |
0 |
0 |
T11 |
326847 |
933914 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
328426 |
328278 |
0 |
0 |
T2 |
1222772 |
1222574 |
0 |
0 |
T3 |
808528 |
808502 |
0 |
0 |
T4 |
1673188 |
1673162 |
0 |
0 |
T5 |
1023944 |
1023928 |
0 |
0 |
T6 |
653180 |
653168 |
0 |
0 |
T7 |
344388 |
344370 |
0 |
0 |
T8 |
369796 |
369776 |
0 |
0 |
T9 |
443210 |
443192 |
0 |
0 |
T10 |
291926 |
291910 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
328426 |
328278 |
0 |
0 |
T2 |
1222772 |
1222574 |
0 |
0 |
T3 |
808528 |
808502 |
0 |
0 |
T4 |
1673188 |
1673162 |
0 |
0 |
T5 |
1023944 |
1023928 |
0 |
0 |
T6 |
653180 |
653168 |
0 |
0 |
T7 |
344388 |
344370 |
0 |
0 |
T8 |
369796 |
369776 |
0 |
0 |
T9 |
443210 |
443192 |
0 |
0 |
T10 |
291926 |
291910 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
328426 |
328278 |
0 |
0 |
T2 |
1222772 |
1222574 |
0 |
0 |
T3 |
808528 |
808502 |
0 |
0 |
T4 |
1673188 |
1673162 |
0 |
0 |
T5 |
1023944 |
1023928 |
0 |
0 |
T6 |
653180 |
653168 |
0 |
0 |
T7 |
344388 |
344370 |
0 |
0 |
T8 |
369796 |
369776 |
0 |
0 |
T9 |
443210 |
443192 |
0 |
0 |
T10 |
291926 |
291910 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
45700 |
0 |
0 |
T2 |
1222772 |
169475 |
0 |
0 |
T3 |
808528 |
731261 |
0 |
0 |
T4 |
1673188 |
566994 |
0 |
0 |
T5 |
1023944 |
403796 |
0 |
0 |
T6 |
653180 |
187214 |
0 |
0 |
T7 |
344388 |
983695 |
0 |
0 |
T8 |
369796 |
259907 |
0 |
0 |
T9 |
443210 |
440817 |
0 |
0 |
T10 |
291926 |
186759 |
0 |
0 |
T11 |
326847 |
933914 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1787286730 |
0 |
0 |
T2 |
611386 |
1484 |
0 |
0 |
T3 |
404264 |
353927 |
0 |
0 |
T4 |
836594 |
374551 |
0 |
0 |
T5 |
511972 |
255310 |
0 |
0 |
T6 |
326590 |
187214 |
0 |
0 |
T7 |
172194 |
108974 |
0 |
0 |
T8 |
184898 |
174432 |
0 |
0 |
T9 |
221605 |
145074 |
0 |
0 |
T10 |
145963 |
144049 |
0 |
0 |
T11 |
326847 |
271639 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
164139 |
0 |
0 |
T2 |
611386 |
611287 |
0 |
0 |
T3 |
404264 |
404251 |
0 |
0 |
T4 |
836594 |
836581 |
0 |
0 |
T5 |
511972 |
511964 |
0 |
0 |
T6 |
326590 |
326584 |
0 |
0 |
T7 |
172194 |
172185 |
0 |
0 |
T8 |
184898 |
184888 |
0 |
0 |
T9 |
221605 |
221596 |
0 |
0 |
T10 |
145963 |
145955 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
164139 |
0 |
0 |
T2 |
611386 |
611287 |
0 |
0 |
T3 |
404264 |
404251 |
0 |
0 |
T4 |
836594 |
836581 |
0 |
0 |
T5 |
511972 |
511964 |
0 |
0 |
T6 |
326590 |
326584 |
0 |
0 |
T7 |
172194 |
172185 |
0 |
0 |
T8 |
184898 |
184888 |
0 |
0 |
T9 |
221605 |
221596 |
0 |
0 |
T10 |
145963 |
145955 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
164139 |
0 |
0 |
T2 |
611386 |
611287 |
0 |
0 |
T3 |
404264 |
404251 |
0 |
0 |
T4 |
836594 |
836581 |
0 |
0 |
T5 |
511972 |
511964 |
0 |
0 |
T6 |
326590 |
326584 |
0 |
0 |
T7 |
172194 |
172185 |
0 |
0 |
T8 |
184898 |
184888 |
0 |
0 |
T9 |
221605 |
221596 |
0 |
0 |
T10 |
145963 |
145955 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1787286730 |
0 |
0 |
T2 |
611386 |
1484 |
0 |
0 |
T3 |
404264 |
353927 |
0 |
0 |
T4 |
836594 |
374551 |
0 |
0 |
T5 |
511972 |
255310 |
0 |
0 |
T6 |
326590 |
187214 |
0 |
0 |
T7 |
172194 |
108974 |
0 |
0 |
T8 |
184898 |
174432 |
0 |
0 |
T9 |
221605 |
145074 |
0 |
0 |
T10 |
145963 |
144049 |
0 |
0 |
T11 |
326847 |
271639 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T5,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
677650241 |
0 |
0 |
T1 |
164213 |
45700 |
0 |
0 |
T2 |
611386 |
167991 |
0 |
0 |
T3 |
404264 |
377334 |
0 |
0 |
T4 |
836594 |
192443 |
0 |
0 |
T5 |
511972 |
148486 |
0 |
0 |
T6 |
326590 |
0 |
0 |
0 |
T7 |
172194 |
874721 |
0 |
0 |
T8 |
184898 |
85475 |
0 |
0 |
T9 |
221605 |
295743 |
0 |
0 |
T10 |
145963 |
42710 |
0 |
0 |
T11 |
0 |
662275 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
164139 |
0 |
0 |
T2 |
611386 |
611287 |
0 |
0 |
T3 |
404264 |
404251 |
0 |
0 |
T4 |
836594 |
836581 |
0 |
0 |
T5 |
511972 |
511964 |
0 |
0 |
T6 |
326590 |
326584 |
0 |
0 |
T7 |
172194 |
172185 |
0 |
0 |
T8 |
184898 |
184888 |
0 |
0 |
T9 |
221605 |
221596 |
0 |
0 |
T10 |
145963 |
145955 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
164139 |
0 |
0 |
T2 |
611386 |
611287 |
0 |
0 |
T3 |
404264 |
404251 |
0 |
0 |
T4 |
836594 |
836581 |
0 |
0 |
T5 |
511972 |
511964 |
0 |
0 |
T6 |
326590 |
326584 |
0 |
0 |
T7 |
172194 |
172185 |
0 |
0 |
T8 |
184898 |
184888 |
0 |
0 |
T9 |
221605 |
221596 |
0 |
0 |
T10 |
145963 |
145955 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164213 |
164139 |
0 |
0 |
T2 |
611386 |
611287 |
0 |
0 |
T3 |
404264 |
404251 |
0 |
0 |
T4 |
836594 |
836581 |
0 |
0 |
T5 |
511972 |
511964 |
0 |
0 |
T6 |
326590 |
326584 |
0 |
0 |
T7 |
172194 |
172185 |
0 |
0 |
T8 |
184898 |
184888 |
0 |
0 |
T9 |
221605 |
221596 |
0 |
0 |
T10 |
145963 |
145955 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
677650241 |
0 |
0 |
T1 |
164213 |
45700 |
0 |
0 |
T2 |
611386 |
167991 |
0 |
0 |
T3 |
404264 |
377334 |
0 |
0 |
T4 |
836594 |
192443 |
0 |
0 |
T5 |
511972 |
148486 |
0 |
0 |
T6 |
326590 |
0 |
0 |
0 |
T7 |
172194 |
874721 |
0 |
0 |
T8 |
184898 |
85475 |
0 |
0 |
T9 |
221605 |
295743 |
0 |
0 |
T10 |
145963 |
42710 |
0 |
0 |
T11 |
0 |
662275 |
0 |
0 |