Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
450130 |
322656 |
0 |
0 |
T2 |
570974 |
1207501 |
0 |
0 |
T3 |
1681766 |
800913 |
0 |
0 |
T4 |
311654 |
7074 |
0 |
0 |
T5 |
127674 |
48810 |
0 |
0 |
T6 |
975026 |
71718 |
0 |
0 |
T7 |
266022 |
1227868 |
0 |
0 |
T8 |
330910 |
1192830 |
0 |
0 |
T9 |
1193700 |
483925 |
0 |
0 |
T10 |
12650 |
0 |
0 |
0 |
T11 |
0 |
1033024 |
0 |
0 |
T12 |
0 |
142819 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
450130 |
450114 |
0 |
0 |
T2 |
570974 |
570962 |
0 |
0 |
T3 |
1681766 |
1681750 |
0 |
0 |
T4 |
311654 |
311532 |
0 |
0 |
T5 |
127674 |
127508 |
0 |
0 |
T6 |
975026 |
974858 |
0 |
0 |
T7 |
266022 |
266010 |
0 |
0 |
T8 |
330910 |
330892 |
0 |
0 |
T9 |
1193700 |
1193680 |
0 |
0 |
T10 |
12650 |
9656 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
450130 |
450114 |
0 |
0 |
T2 |
570974 |
570962 |
0 |
0 |
T3 |
1681766 |
1681750 |
0 |
0 |
T4 |
311654 |
311532 |
0 |
0 |
T5 |
127674 |
127508 |
0 |
0 |
T6 |
975026 |
974858 |
0 |
0 |
T7 |
266022 |
266010 |
0 |
0 |
T8 |
330910 |
330892 |
0 |
0 |
T9 |
1193700 |
1193680 |
0 |
0 |
T10 |
12650 |
9656 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
450130 |
450114 |
0 |
0 |
T2 |
570974 |
570962 |
0 |
0 |
T3 |
1681766 |
1681750 |
0 |
0 |
T4 |
311654 |
311532 |
0 |
0 |
T5 |
127674 |
127508 |
0 |
0 |
T6 |
975026 |
974858 |
0 |
0 |
T7 |
266022 |
266010 |
0 |
0 |
T8 |
330910 |
330892 |
0 |
0 |
T9 |
1193700 |
1193680 |
0 |
0 |
T10 |
12650 |
9656 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
450130 |
322656 |
0 |
0 |
T2 |
570974 |
1207501 |
0 |
0 |
T3 |
1681766 |
800913 |
0 |
0 |
T4 |
311654 |
7074 |
0 |
0 |
T5 |
127674 |
48810 |
0 |
0 |
T6 |
975026 |
71718 |
0 |
0 |
T7 |
266022 |
1227868 |
0 |
0 |
T8 |
330910 |
1192830 |
0 |
0 |
T9 |
1193700 |
483925 |
0 |
0 |
T10 |
12650 |
0 |
0 |
0 |
T11 |
0 |
1033024 |
0 |
0 |
T12 |
0 |
142819 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1871342807 |
0 |
0 |
T1 |
225065 |
181473 |
0 |
0 |
T2 |
285487 |
978023 |
0 |
0 |
T3 |
840883 |
762243 |
0 |
0 |
T4 |
155827 |
10 |
0 |
0 |
T5 |
63837 |
0 |
0 |
0 |
T6 |
487513 |
67099 |
0 |
0 |
T7 |
133011 |
402453 |
0 |
0 |
T8 |
165455 |
551127 |
0 |
0 |
T9 |
596850 |
307048 |
0 |
0 |
T10 |
6325 |
0 |
0 |
0 |
T11 |
0 |
165764 |
0 |
0 |
T12 |
0 |
142819 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
225065 |
225057 |
0 |
0 |
T2 |
285487 |
285481 |
0 |
0 |
T3 |
840883 |
840875 |
0 |
0 |
T4 |
155827 |
155766 |
0 |
0 |
T5 |
63837 |
63754 |
0 |
0 |
T6 |
487513 |
487429 |
0 |
0 |
T7 |
133011 |
133005 |
0 |
0 |
T8 |
165455 |
165446 |
0 |
0 |
T9 |
596850 |
596840 |
0 |
0 |
T10 |
6325 |
4828 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
225065 |
225057 |
0 |
0 |
T2 |
285487 |
285481 |
0 |
0 |
T3 |
840883 |
840875 |
0 |
0 |
T4 |
155827 |
155766 |
0 |
0 |
T5 |
63837 |
63754 |
0 |
0 |
T6 |
487513 |
487429 |
0 |
0 |
T7 |
133011 |
133005 |
0 |
0 |
T8 |
165455 |
165446 |
0 |
0 |
T9 |
596850 |
596840 |
0 |
0 |
T10 |
6325 |
4828 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
225065 |
225057 |
0 |
0 |
T2 |
285487 |
285481 |
0 |
0 |
T3 |
840883 |
840875 |
0 |
0 |
T4 |
155827 |
155766 |
0 |
0 |
T5 |
63837 |
63754 |
0 |
0 |
T6 |
487513 |
487429 |
0 |
0 |
T7 |
133011 |
133005 |
0 |
0 |
T8 |
165455 |
165446 |
0 |
0 |
T9 |
596850 |
596840 |
0 |
0 |
T10 |
6325 |
4828 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1871342807 |
0 |
0 |
T1 |
225065 |
181473 |
0 |
0 |
T2 |
285487 |
978023 |
0 |
0 |
T3 |
840883 |
762243 |
0 |
0 |
T4 |
155827 |
10 |
0 |
0 |
T5 |
63837 |
0 |
0 |
0 |
T6 |
487513 |
67099 |
0 |
0 |
T7 |
133011 |
402453 |
0 |
0 |
T8 |
165455 |
551127 |
0 |
0 |
T9 |
596850 |
307048 |
0 |
0 |
T10 |
6325 |
0 |
0 |
0 |
T11 |
0 |
165764 |
0 |
0 |
T12 |
0 |
142819 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
667293877 |
0 |
0 |
T1 |
225065 |
141183 |
0 |
0 |
T2 |
285487 |
229478 |
0 |
0 |
T3 |
840883 |
38670 |
0 |
0 |
T4 |
155827 |
7064 |
0 |
0 |
T5 |
63837 |
48810 |
0 |
0 |
T6 |
487513 |
4619 |
0 |
0 |
T7 |
133011 |
825415 |
0 |
0 |
T8 |
165455 |
641703 |
0 |
0 |
T9 |
596850 |
176877 |
0 |
0 |
T10 |
6325 |
0 |
0 |
0 |
T11 |
0 |
867260 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
225065 |
225057 |
0 |
0 |
T2 |
285487 |
285481 |
0 |
0 |
T3 |
840883 |
840875 |
0 |
0 |
T4 |
155827 |
155766 |
0 |
0 |
T5 |
63837 |
63754 |
0 |
0 |
T6 |
487513 |
487429 |
0 |
0 |
T7 |
133011 |
133005 |
0 |
0 |
T8 |
165455 |
165446 |
0 |
0 |
T9 |
596850 |
596840 |
0 |
0 |
T10 |
6325 |
4828 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
225065 |
225057 |
0 |
0 |
T2 |
285487 |
285481 |
0 |
0 |
T3 |
840883 |
840875 |
0 |
0 |
T4 |
155827 |
155766 |
0 |
0 |
T5 |
63837 |
63754 |
0 |
0 |
T6 |
487513 |
487429 |
0 |
0 |
T7 |
133011 |
133005 |
0 |
0 |
T8 |
165455 |
165446 |
0 |
0 |
T9 |
596850 |
596840 |
0 |
0 |
T10 |
6325 |
4828 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
225065 |
225057 |
0 |
0 |
T2 |
285487 |
285481 |
0 |
0 |
T3 |
840883 |
840875 |
0 |
0 |
T4 |
155827 |
155766 |
0 |
0 |
T5 |
63837 |
63754 |
0 |
0 |
T6 |
487513 |
487429 |
0 |
0 |
T7 |
133011 |
133005 |
0 |
0 |
T8 |
165455 |
165446 |
0 |
0 |
T9 |
596850 |
596840 |
0 |
0 |
T10 |
6325 |
4828 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
667293877 |
0 |
0 |
T1 |
225065 |
141183 |
0 |
0 |
T2 |
285487 |
229478 |
0 |
0 |
T3 |
840883 |
38670 |
0 |
0 |
T4 |
155827 |
7064 |
0 |
0 |
T5 |
63837 |
48810 |
0 |
0 |
T6 |
487513 |
4619 |
0 |
0 |
T7 |
133011 |
825415 |
0 |
0 |
T8 |
165455 |
641703 |
0 |
0 |
T9 |
596850 |
176877 |
0 |
0 |
T10 |
6325 |
0 |
0 |
0 |
T11 |
0 |
867260 |
0 |
0 |