Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
489620 |
213806 |
0 |
0 |
T2 |
207444 |
768916 |
0 |
0 |
T3 |
630882 |
468407 |
0 |
0 |
T4 |
623574 |
399804 |
0 |
0 |
T5 |
966904 |
768535 |
0 |
0 |
T6 |
722382 |
983894 |
0 |
0 |
T7 |
1776446 |
1374882 |
0 |
0 |
T8 |
2148 |
0 |
0 |
0 |
T9 |
305194 |
529472 |
0 |
0 |
T10 |
1671954 |
53638 |
0 |
0 |
T11 |
0 |
2118 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
489620 |
489610 |
0 |
0 |
T2 |
207444 |
207428 |
0 |
0 |
T3 |
630882 |
630864 |
0 |
0 |
T4 |
623574 |
623556 |
0 |
0 |
T5 |
966904 |
966876 |
0 |
0 |
T6 |
722382 |
722370 |
0 |
0 |
T7 |
1776446 |
1776416 |
0 |
0 |
T8 |
2148 |
1978 |
0 |
0 |
T9 |
305194 |
305192 |
0 |
0 |
T10 |
1671954 |
1671802 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
489620 |
489610 |
0 |
0 |
T2 |
207444 |
207428 |
0 |
0 |
T3 |
630882 |
630864 |
0 |
0 |
T4 |
623574 |
623556 |
0 |
0 |
T5 |
966904 |
966876 |
0 |
0 |
T6 |
722382 |
722370 |
0 |
0 |
T7 |
1776446 |
1776416 |
0 |
0 |
T8 |
2148 |
1978 |
0 |
0 |
T9 |
305194 |
305192 |
0 |
0 |
T10 |
1671954 |
1671802 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
489620 |
489610 |
0 |
0 |
T2 |
207444 |
207428 |
0 |
0 |
T3 |
630882 |
630864 |
0 |
0 |
T4 |
623574 |
623556 |
0 |
0 |
T5 |
966904 |
966876 |
0 |
0 |
T6 |
722382 |
722370 |
0 |
0 |
T7 |
1776446 |
1776416 |
0 |
0 |
T8 |
2148 |
1978 |
0 |
0 |
T9 |
305194 |
305192 |
0 |
0 |
T10 |
1671954 |
1671802 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
489620 |
213806 |
0 |
0 |
T2 |
207444 |
768916 |
0 |
0 |
T3 |
630882 |
468407 |
0 |
0 |
T4 |
623574 |
399804 |
0 |
0 |
T5 |
966904 |
768535 |
0 |
0 |
T6 |
722382 |
983894 |
0 |
0 |
T7 |
1776446 |
1374882 |
0 |
0 |
T8 |
2148 |
0 |
0 |
0 |
T9 |
305194 |
529472 |
0 |
0 |
T10 |
1671954 |
53638 |
0 |
0 |
T11 |
0 |
2118 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1970700475 |
0 |
0 |
T1 |
244810 |
102609 |
0 |
0 |
T2 |
103722 |
99049 |
0 |
0 |
T3 |
315441 |
282164 |
0 |
0 |
T4 |
311787 |
170187 |
0 |
0 |
T5 |
483452 |
256365 |
0 |
0 |
T6 |
361191 |
211635 |
0 |
0 |
T7 |
888223 |
492750 |
0 |
0 |
T8 |
1074 |
0 |
0 |
0 |
T9 |
152597 |
146968 |
0 |
0 |
T10 |
835977 |
43812 |
0 |
0 |
T11 |
0 |
1897 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
244810 |
244805 |
0 |
0 |
T2 |
103722 |
103714 |
0 |
0 |
T3 |
315441 |
315432 |
0 |
0 |
T4 |
311787 |
311778 |
0 |
0 |
T5 |
483452 |
483438 |
0 |
0 |
T6 |
361191 |
361185 |
0 |
0 |
T7 |
888223 |
888208 |
0 |
0 |
T8 |
1074 |
989 |
0 |
0 |
T9 |
152597 |
152596 |
0 |
0 |
T10 |
835977 |
835901 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
244810 |
244805 |
0 |
0 |
T2 |
103722 |
103714 |
0 |
0 |
T3 |
315441 |
315432 |
0 |
0 |
T4 |
311787 |
311778 |
0 |
0 |
T5 |
483452 |
483438 |
0 |
0 |
T6 |
361191 |
361185 |
0 |
0 |
T7 |
888223 |
888208 |
0 |
0 |
T8 |
1074 |
989 |
0 |
0 |
T9 |
152597 |
152596 |
0 |
0 |
T10 |
835977 |
835901 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
244810 |
244805 |
0 |
0 |
T2 |
103722 |
103714 |
0 |
0 |
T3 |
315441 |
315432 |
0 |
0 |
T4 |
311787 |
311778 |
0 |
0 |
T5 |
483452 |
483438 |
0 |
0 |
T6 |
361191 |
361185 |
0 |
0 |
T7 |
888223 |
888208 |
0 |
0 |
T8 |
1074 |
989 |
0 |
0 |
T9 |
152597 |
152596 |
0 |
0 |
T10 |
835977 |
835901 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1970700475 |
0 |
0 |
T1 |
244810 |
102609 |
0 |
0 |
T2 |
103722 |
99049 |
0 |
0 |
T3 |
315441 |
282164 |
0 |
0 |
T4 |
311787 |
170187 |
0 |
0 |
T5 |
483452 |
256365 |
0 |
0 |
T6 |
361191 |
211635 |
0 |
0 |
T7 |
888223 |
492750 |
0 |
0 |
T8 |
1074 |
0 |
0 |
0 |
T9 |
152597 |
146968 |
0 |
0 |
T10 |
835977 |
43812 |
0 |
0 |
T11 |
0 |
1897 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
699491579 |
0 |
0 |
T1 |
244810 |
111197 |
0 |
0 |
T2 |
103722 |
669867 |
0 |
0 |
T3 |
315441 |
186243 |
0 |
0 |
T4 |
311787 |
229617 |
0 |
0 |
T5 |
483452 |
512170 |
0 |
0 |
T6 |
361191 |
772259 |
0 |
0 |
T7 |
888223 |
882132 |
0 |
0 |
T8 |
1074 |
0 |
0 |
0 |
T9 |
152597 |
382504 |
0 |
0 |
T10 |
835977 |
9826 |
0 |
0 |
T11 |
0 |
221 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
244810 |
244805 |
0 |
0 |
T2 |
103722 |
103714 |
0 |
0 |
T3 |
315441 |
315432 |
0 |
0 |
T4 |
311787 |
311778 |
0 |
0 |
T5 |
483452 |
483438 |
0 |
0 |
T6 |
361191 |
361185 |
0 |
0 |
T7 |
888223 |
888208 |
0 |
0 |
T8 |
1074 |
989 |
0 |
0 |
T9 |
152597 |
152596 |
0 |
0 |
T10 |
835977 |
835901 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
244810 |
244805 |
0 |
0 |
T2 |
103722 |
103714 |
0 |
0 |
T3 |
315441 |
315432 |
0 |
0 |
T4 |
311787 |
311778 |
0 |
0 |
T5 |
483452 |
483438 |
0 |
0 |
T6 |
361191 |
361185 |
0 |
0 |
T7 |
888223 |
888208 |
0 |
0 |
T8 |
1074 |
989 |
0 |
0 |
T9 |
152597 |
152596 |
0 |
0 |
T10 |
835977 |
835901 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
244810 |
244805 |
0 |
0 |
T2 |
103722 |
103714 |
0 |
0 |
T3 |
315441 |
315432 |
0 |
0 |
T4 |
311787 |
311778 |
0 |
0 |
T5 |
483452 |
483438 |
0 |
0 |
T6 |
361191 |
361185 |
0 |
0 |
T7 |
888223 |
888208 |
0 |
0 |
T8 |
1074 |
989 |
0 |
0 |
T9 |
152597 |
152596 |
0 |
0 |
T10 |
835977 |
835901 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
699491579 |
0 |
0 |
T1 |
244810 |
111197 |
0 |
0 |
T2 |
103722 |
669867 |
0 |
0 |
T3 |
315441 |
186243 |
0 |
0 |
T4 |
311787 |
229617 |
0 |
0 |
T5 |
483452 |
512170 |
0 |
0 |
T6 |
361191 |
772259 |
0 |
0 |
T7 |
888223 |
882132 |
0 |
0 |
T8 |
1074 |
0 |
0 |
0 |
T9 |
152597 |
382504 |
0 |
0 |
T10 |
835977 |
9826 |
0 |
0 |
T11 |
0 |
221 |
0 |
0 |