Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
234124 |
1545308 |
0 |
0 |
T2 |
562198 |
241594 |
0 |
0 |
T3 |
799390 |
264198 |
0 |
0 |
T4 |
277158 |
0 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
728466 |
390187 |
0 |
0 |
T7 |
2054 |
0 |
0 |
0 |
T8 |
1248916 |
878683 |
0 |
0 |
T9 |
1031706 |
64905 |
0 |
0 |
T10 |
1562138 |
810300 |
0 |
0 |
T11 |
0 |
309194 |
0 |
0 |
T12 |
0 |
1036146 |
0 |
0 |
T13 |
0 |
488372 |
0 |
0 |
T14 |
0 |
499139 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
234124 |
234122 |
0 |
0 |
T2 |
562198 |
562180 |
0 |
0 |
T3 |
799390 |
799376 |
0 |
0 |
T4 |
277158 |
276958 |
0 |
0 |
T5 |
1766 |
1618 |
0 |
0 |
T6 |
728466 |
728448 |
0 |
0 |
T7 |
2054 |
1924 |
0 |
0 |
T8 |
1248916 |
1248900 |
0 |
0 |
T9 |
1031706 |
1031510 |
0 |
0 |
T10 |
1562138 |
1562120 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
234124 |
234122 |
0 |
0 |
T2 |
562198 |
562180 |
0 |
0 |
T3 |
799390 |
799376 |
0 |
0 |
T4 |
277158 |
276958 |
0 |
0 |
T5 |
1766 |
1618 |
0 |
0 |
T6 |
728466 |
728448 |
0 |
0 |
T7 |
2054 |
1924 |
0 |
0 |
T8 |
1248916 |
1248900 |
0 |
0 |
T9 |
1031706 |
1031510 |
0 |
0 |
T10 |
1562138 |
1562120 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
234124 |
234122 |
0 |
0 |
T2 |
562198 |
562180 |
0 |
0 |
T3 |
799390 |
799376 |
0 |
0 |
T4 |
277158 |
276958 |
0 |
0 |
T5 |
1766 |
1618 |
0 |
0 |
T6 |
728466 |
728448 |
0 |
0 |
T7 |
2054 |
1924 |
0 |
0 |
T8 |
1248916 |
1248900 |
0 |
0 |
T9 |
1031706 |
1031510 |
0 |
0 |
T10 |
1562138 |
1562120 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
234124 |
1545308 |
0 |
0 |
T2 |
562198 |
241594 |
0 |
0 |
T3 |
799390 |
264198 |
0 |
0 |
T4 |
277158 |
0 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
728466 |
390187 |
0 |
0 |
T7 |
2054 |
0 |
0 |
0 |
T8 |
1248916 |
878683 |
0 |
0 |
T9 |
1031706 |
64905 |
0 |
0 |
T10 |
1562138 |
810300 |
0 |
0 |
T11 |
0 |
309194 |
0 |
0 |
T12 |
0 |
1036146 |
0 |
0 |
T13 |
0 |
488372 |
0 |
0 |
T14 |
0 |
499139 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1966752992 |
0 |
0 |
T1 |
117062 |
919247 |
0 |
0 |
T2 |
281099 |
86647 |
0 |
0 |
T3 |
399695 |
254843 |
0 |
0 |
T4 |
138579 |
0 |
0 |
0 |
T5 |
883 |
0 |
0 |
0 |
T6 |
364233 |
237445 |
0 |
0 |
T7 |
1027 |
0 |
0 |
0 |
T8 |
624458 |
601257 |
0 |
0 |
T9 |
515853 |
61216 |
0 |
0 |
T10 |
781069 |
674485 |
0 |
0 |
T12 |
0 |
658151 |
0 |
0 |
T13 |
0 |
329650 |
0 |
0 |
T14 |
0 |
499139 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117062 |
117061 |
0 |
0 |
T2 |
281099 |
281090 |
0 |
0 |
T3 |
399695 |
399688 |
0 |
0 |
T4 |
138579 |
138479 |
0 |
0 |
T5 |
883 |
809 |
0 |
0 |
T6 |
364233 |
364224 |
0 |
0 |
T7 |
1027 |
962 |
0 |
0 |
T8 |
624458 |
624450 |
0 |
0 |
T9 |
515853 |
515755 |
0 |
0 |
T10 |
781069 |
781060 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117062 |
117061 |
0 |
0 |
T2 |
281099 |
281090 |
0 |
0 |
T3 |
399695 |
399688 |
0 |
0 |
T4 |
138579 |
138479 |
0 |
0 |
T5 |
883 |
809 |
0 |
0 |
T6 |
364233 |
364224 |
0 |
0 |
T7 |
1027 |
962 |
0 |
0 |
T8 |
624458 |
624450 |
0 |
0 |
T9 |
515853 |
515755 |
0 |
0 |
T10 |
781069 |
781060 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117062 |
117061 |
0 |
0 |
T2 |
281099 |
281090 |
0 |
0 |
T3 |
399695 |
399688 |
0 |
0 |
T4 |
138579 |
138479 |
0 |
0 |
T5 |
883 |
809 |
0 |
0 |
T6 |
364233 |
364224 |
0 |
0 |
T7 |
1027 |
962 |
0 |
0 |
T8 |
624458 |
624450 |
0 |
0 |
T9 |
515853 |
515755 |
0 |
0 |
T10 |
781069 |
781060 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1966752992 |
0 |
0 |
T1 |
117062 |
919247 |
0 |
0 |
T2 |
281099 |
86647 |
0 |
0 |
T3 |
399695 |
254843 |
0 |
0 |
T4 |
138579 |
0 |
0 |
0 |
T5 |
883 |
0 |
0 |
0 |
T6 |
364233 |
237445 |
0 |
0 |
T7 |
1027 |
0 |
0 |
0 |
T8 |
624458 |
601257 |
0 |
0 |
T9 |
515853 |
61216 |
0 |
0 |
T10 |
781069 |
674485 |
0 |
0 |
T12 |
0 |
658151 |
0 |
0 |
T13 |
0 |
329650 |
0 |
0 |
T14 |
0 |
499139 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T15,T16,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
832697348 |
0 |
0 |
T1 |
117062 |
626061 |
0 |
0 |
T2 |
281099 |
154947 |
0 |
0 |
T3 |
399695 |
9355 |
0 |
0 |
T4 |
138579 |
0 |
0 |
0 |
T5 |
883 |
0 |
0 |
0 |
T6 |
364233 |
152742 |
0 |
0 |
T7 |
1027 |
0 |
0 |
0 |
T8 |
624458 |
277426 |
0 |
0 |
T9 |
515853 |
3689 |
0 |
0 |
T10 |
781069 |
135815 |
0 |
0 |
T11 |
0 |
309194 |
0 |
0 |
T12 |
0 |
377995 |
0 |
0 |
T13 |
0 |
158722 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117062 |
117061 |
0 |
0 |
T2 |
281099 |
281090 |
0 |
0 |
T3 |
399695 |
399688 |
0 |
0 |
T4 |
138579 |
138479 |
0 |
0 |
T5 |
883 |
809 |
0 |
0 |
T6 |
364233 |
364224 |
0 |
0 |
T7 |
1027 |
962 |
0 |
0 |
T8 |
624458 |
624450 |
0 |
0 |
T9 |
515853 |
515755 |
0 |
0 |
T10 |
781069 |
781060 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117062 |
117061 |
0 |
0 |
T2 |
281099 |
281090 |
0 |
0 |
T3 |
399695 |
399688 |
0 |
0 |
T4 |
138579 |
138479 |
0 |
0 |
T5 |
883 |
809 |
0 |
0 |
T6 |
364233 |
364224 |
0 |
0 |
T7 |
1027 |
962 |
0 |
0 |
T8 |
624458 |
624450 |
0 |
0 |
T9 |
515853 |
515755 |
0 |
0 |
T10 |
781069 |
781060 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117062 |
117061 |
0 |
0 |
T2 |
281099 |
281090 |
0 |
0 |
T3 |
399695 |
399688 |
0 |
0 |
T4 |
138579 |
138479 |
0 |
0 |
T5 |
883 |
809 |
0 |
0 |
T6 |
364233 |
364224 |
0 |
0 |
T7 |
1027 |
962 |
0 |
0 |
T8 |
624458 |
624450 |
0 |
0 |
T9 |
515853 |
515755 |
0 |
0 |
T10 |
781069 |
781060 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
832697348 |
0 |
0 |
T1 |
117062 |
626061 |
0 |
0 |
T2 |
281099 |
154947 |
0 |
0 |
T3 |
399695 |
9355 |
0 |
0 |
T4 |
138579 |
0 |
0 |
0 |
T5 |
883 |
0 |
0 |
0 |
T6 |
364233 |
152742 |
0 |
0 |
T7 |
1027 |
0 |
0 |
0 |
T8 |
624458 |
277426 |
0 |
0 |
T9 |
515853 |
3689 |
0 |
0 |
T10 |
781069 |
135815 |
0 |
0 |
T11 |
0 |
309194 |
0 |
0 |
T12 |
0 |
377995 |
0 |
0 |
T13 |
0 |
158722 |
0 |
0 |