Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
235550 |
149888 |
0 |
0 |
T2 |
313442 |
777316 |
0 |
0 |
T3 |
215632 |
1202636 |
0 |
0 |
T4 |
1301940 |
438657 |
0 |
0 |
T5 |
350474 |
348111 |
0 |
0 |
T6 |
842262 |
703208 |
0 |
0 |
T7 |
1242418 |
520730 |
0 |
0 |
T8 |
685168 |
13685 |
0 |
0 |
T9 |
1606888 |
823154 |
0 |
0 |
T10 |
377008 |
283832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
235550 |
235538 |
0 |
0 |
T2 |
313442 |
313422 |
0 |
0 |
T3 |
215632 |
215630 |
0 |
0 |
T4 |
1301940 |
1301866 |
0 |
0 |
T5 |
350474 |
350464 |
0 |
0 |
T6 |
842262 |
842252 |
0 |
0 |
T7 |
1242418 |
1242314 |
0 |
0 |
T8 |
685168 |
684982 |
0 |
0 |
T9 |
1606888 |
1606770 |
0 |
0 |
T10 |
377008 |
376994 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
235550 |
235538 |
0 |
0 |
T2 |
313442 |
313422 |
0 |
0 |
T3 |
215632 |
215630 |
0 |
0 |
T4 |
1301940 |
1301866 |
0 |
0 |
T5 |
350474 |
350464 |
0 |
0 |
T6 |
842262 |
842252 |
0 |
0 |
T7 |
1242418 |
1242314 |
0 |
0 |
T8 |
685168 |
684982 |
0 |
0 |
T9 |
1606888 |
1606770 |
0 |
0 |
T10 |
377008 |
376994 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
235550 |
235538 |
0 |
0 |
T2 |
313442 |
313422 |
0 |
0 |
T3 |
215632 |
215630 |
0 |
0 |
T4 |
1301940 |
1301866 |
0 |
0 |
T5 |
350474 |
350464 |
0 |
0 |
T6 |
842262 |
842252 |
0 |
0 |
T7 |
1242418 |
1242314 |
0 |
0 |
T8 |
685168 |
684982 |
0 |
0 |
T9 |
1606888 |
1606770 |
0 |
0 |
T10 |
377008 |
376994 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
235550 |
149888 |
0 |
0 |
T2 |
313442 |
777316 |
0 |
0 |
T3 |
215632 |
1202636 |
0 |
0 |
T4 |
1301940 |
438657 |
0 |
0 |
T5 |
350474 |
348111 |
0 |
0 |
T6 |
842262 |
703208 |
0 |
0 |
T7 |
1242418 |
520730 |
0 |
0 |
T8 |
685168 |
13685 |
0 |
0 |
T9 |
1606888 |
823154 |
0 |
0 |
T10 |
377008 |
283832 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1794512184 |
0 |
0 |
T1 |
117775 |
102371 |
0 |
0 |
T2 |
156721 |
449059 |
0 |
0 |
T3 |
107816 |
777475 |
0 |
0 |
T4 |
650970 |
173235 |
0 |
0 |
T5 |
175237 |
91420 |
0 |
0 |
T6 |
421131 |
544206 |
0 |
0 |
T7 |
621209 |
433107 |
0 |
0 |
T8 |
342584 |
10 |
0 |
0 |
T9 |
803444 |
797167 |
0 |
0 |
T10 |
188504 |
164675 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117775 |
117769 |
0 |
0 |
T2 |
156721 |
156711 |
0 |
0 |
T3 |
107816 |
107815 |
0 |
0 |
T4 |
650970 |
650933 |
0 |
0 |
T5 |
175237 |
175232 |
0 |
0 |
T6 |
421131 |
421126 |
0 |
0 |
T7 |
621209 |
621157 |
0 |
0 |
T8 |
342584 |
342491 |
0 |
0 |
T9 |
803444 |
803385 |
0 |
0 |
T10 |
188504 |
188497 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117775 |
117769 |
0 |
0 |
T2 |
156721 |
156711 |
0 |
0 |
T3 |
107816 |
107815 |
0 |
0 |
T4 |
650970 |
650933 |
0 |
0 |
T5 |
175237 |
175232 |
0 |
0 |
T6 |
421131 |
421126 |
0 |
0 |
T7 |
621209 |
621157 |
0 |
0 |
T8 |
342584 |
342491 |
0 |
0 |
T9 |
803444 |
803385 |
0 |
0 |
T10 |
188504 |
188497 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117775 |
117769 |
0 |
0 |
T2 |
156721 |
156711 |
0 |
0 |
T3 |
107816 |
107815 |
0 |
0 |
T4 |
650970 |
650933 |
0 |
0 |
T5 |
175237 |
175232 |
0 |
0 |
T6 |
421131 |
421126 |
0 |
0 |
T7 |
621209 |
621157 |
0 |
0 |
T8 |
342584 |
342491 |
0 |
0 |
T9 |
803444 |
803385 |
0 |
0 |
T10 |
188504 |
188497 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1794512184 |
0 |
0 |
T1 |
117775 |
102371 |
0 |
0 |
T2 |
156721 |
449059 |
0 |
0 |
T3 |
107816 |
777475 |
0 |
0 |
T4 |
650970 |
173235 |
0 |
0 |
T5 |
175237 |
91420 |
0 |
0 |
T6 |
421131 |
544206 |
0 |
0 |
T7 |
621209 |
433107 |
0 |
0 |
T8 |
342584 |
10 |
0 |
0 |
T9 |
803444 |
797167 |
0 |
0 |
T10 |
188504 |
164675 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T6,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
621185594 |
0 |
0 |
T1 |
117775 |
47517 |
0 |
0 |
T2 |
156721 |
328257 |
0 |
0 |
T3 |
107816 |
425161 |
0 |
0 |
T4 |
650970 |
265422 |
0 |
0 |
T5 |
175237 |
256691 |
0 |
0 |
T6 |
421131 |
159002 |
0 |
0 |
T7 |
621209 |
87623 |
0 |
0 |
T8 |
342584 |
13675 |
0 |
0 |
T9 |
803444 |
25987 |
0 |
0 |
T10 |
188504 |
119157 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117775 |
117769 |
0 |
0 |
T2 |
156721 |
156711 |
0 |
0 |
T3 |
107816 |
107815 |
0 |
0 |
T4 |
650970 |
650933 |
0 |
0 |
T5 |
175237 |
175232 |
0 |
0 |
T6 |
421131 |
421126 |
0 |
0 |
T7 |
621209 |
621157 |
0 |
0 |
T8 |
342584 |
342491 |
0 |
0 |
T9 |
803444 |
803385 |
0 |
0 |
T10 |
188504 |
188497 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117775 |
117769 |
0 |
0 |
T2 |
156721 |
156711 |
0 |
0 |
T3 |
107816 |
107815 |
0 |
0 |
T4 |
650970 |
650933 |
0 |
0 |
T5 |
175237 |
175232 |
0 |
0 |
T6 |
421131 |
421126 |
0 |
0 |
T7 |
621209 |
621157 |
0 |
0 |
T8 |
342584 |
342491 |
0 |
0 |
T9 |
803444 |
803385 |
0 |
0 |
T10 |
188504 |
188497 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
117775 |
117769 |
0 |
0 |
T2 |
156721 |
156711 |
0 |
0 |
T3 |
107816 |
107815 |
0 |
0 |
T4 |
650970 |
650933 |
0 |
0 |
T5 |
175237 |
175232 |
0 |
0 |
T6 |
421131 |
421126 |
0 |
0 |
T7 |
621209 |
621157 |
0 |
0 |
T8 |
342584 |
342491 |
0 |
0 |
T9 |
803444 |
803385 |
0 |
0 |
T10 |
188504 |
188497 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
621185594 |
0 |
0 |
T1 |
117775 |
47517 |
0 |
0 |
T2 |
156721 |
328257 |
0 |
0 |
T3 |
107816 |
425161 |
0 |
0 |
T4 |
650970 |
265422 |
0 |
0 |
T5 |
175237 |
256691 |
0 |
0 |
T6 |
421131 |
159002 |
0 |
0 |
T7 |
621209 |
87623 |
0 |
0 |
T8 |
342584 |
13675 |
0 |
0 |
T9 |
803444 |
25987 |
0 |
0 |
T10 |
188504 |
119157 |
0 |
0 |