Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1257190 |
680257 |
0 |
0 |
T2 |
397950 |
158602 |
0 |
0 |
T3 |
261054 |
824280 |
0 |
0 |
T4 |
345280 |
121074 |
0 |
0 |
T5 |
96398 |
5253 |
0 |
0 |
T6 |
389590 |
569169 |
0 |
0 |
T7 |
270236 |
254175 |
0 |
0 |
T8 |
1966386 |
1166731 |
0 |
0 |
T9 |
317754 |
95 |
0 |
0 |
T10 |
1537568 |
918013 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1257190 |
1257166 |
0 |
0 |
T2 |
397950 |
397936 |
0 |
0 |
T3 |
261054 |
261038 |
0 |
0 |
T4 |
345280 |
345268 |
0 |
0 |
T5 |
96398 |
96240 |
0 |
0 |
T6 |
389590 |
389572 |
0 |
0 |
T7 |
270236 |
270218 |
0 |
0 |
T8 |
1966386 |
1966366 |
0 |
0 |
T9 |
317754 |
317614 |
0 |
0 |
T10 |
1537568 |
1537552 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1257190 |
1257166 |
0 |
0 |
T2 |
397950 |
397936 |
0 |
0 |
T3 |
261054 |
261038 |
0 |
0 |
T4 |
345280 |
345268 |
0 |
0 |
T5 |
96398 |
96240 |
0 |
0 |
T6 |
389590 |
389572 |
0 |
0 |
T7 |
270236 |
270218 |
0 |
0 |
T8 |
1966386 |
1966366 |
0 |
0 |
T9 |
317754 |
317614 |
0 |
0 |
T10 |
1537568 |
1537552 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1257190 |
1257166 |
0 |
0 |
T2 |
397950 |
397936 |
0 |
0 |
T3 |
261054 |
261038 |
0 |
0 |
T4 |
345280 |
345268 |
0 |
0 |
T5 |
96398 |
96240 |
0 |
0 |
T6 |
389590 |
389572 |
0 |
0 |
T7 |
270236 |
270218 |
0 |
0 |
T8 |
1966386 |
1966366 |
0 |
0 |
T9 |
317754 |
317614 |
0 |
0 |
T10 |
1537568 |
1537552 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1257190 |
680257 |
0 |
0 |
T2 |
397950 |
158602 |
0 |
0 |
T3 |
261054 |
824280 |
0 |
0 |
T4 |
345280 |
121074 |
0 |
0 |
T5 |
96398 |
5253 |
0 |
0 |
T6 |
389590 |
569169 |
0 |
0 |
T7 |
270236 |
254175 |
0 |
0 |
T8 |
1966386 |
1166731 |
0 |
0 |
T9 |
317754 |
95 |
0 |
0 |
T10 |
1537568 |
918013 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2002303719 |
0 |
0 |
T1 |
628595 |
524135 |
0 |
0 |
T2 |
198975 |
140528 |
0 |
0 |
T3 |
130527 |
62248 |
0 |
0 |
T4 |
172640 |
119661 |
0 |
0 |
T5 |
48199 |
4862 |
0 |
0 |
T6 |
194795 |
119476 |
0 |
0 |
T7 |
135118 |
109560 |
0 |
0 |
T8 |
983193 |
982981 |
0 |
0 |
T9 |
158877 |
6 |
0 |
0 |
T10 |
768784 |
430192 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
628595 |
628583 |
0 |
0 |
T2 |
198975 |
198968 |
0 |
0 |
T3 |
130527 |
130519 |
0 |
0 |
T4 |
172640 |
172634 |
0 |
0 |
T5 |
48199 |
48120 |
0 |
0 |
T6 |
194795 |
194786 |
0 |
0 |
T7 |
135118 |
135109 |
0 |
0 |
T8 |
983193 |
983183 |
0 |
0 |
T9 |
158877 |
158807 |
0 |
0 |
T10 |
768784 |
768776 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
628595 |
628583 |
0 |
0 |
T2 |
198975 |
198968 |
0 |
0 |
T3 |
130527 |
130519 |
0 |
0 |
T4 |
172640 |
172634 |
0 |
0 |
T5 |
48199 |
48120 |
0 |
0 |
T6 |
194795 |
194786 |
0 |
0 |
T7 |
135118 |
135109 |
0 |
0 |
T8 |
983193 |
983183 |
0 |
0 |
T9 |
158877 |
158807 |
0 |
0 |
T10 |
768784 |
768776 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
628595 |
628583 |
0 |
0 |
T2 |
198975 |
198968 |
0 |
0 |
T3 |
130527 |
130519 |
0 |
0 |
T4 |
172640 |
172634 |
0 |
0 |
T5 |
48199 |
48120 |
0 |
0 |
T6 |
194795 |
194786 |
0 |
0 |
T7 |
135118 |
135109 |
0 |
0 |
T8 |
983193 |
983183 |
0 |
0 |
T9 |
158877 |
158807 |
0 |
0 |
T10 |
768784 |
768776 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2002303719 |
0 |
0 |
T1 |
628595 |
524135 |
0 |
0 |
T2 |
198975 |
140528 |
0 |
0 |
T3 |
130527 |
62248 |
0 |
0 |
T4 |
172640 |
119661 |
0 |
0 |
T5 |
48199 |
4862 |
0 |
0 |
T6 |
194795 |
119476 |
0 |
0 |
T7 |
135118 |
109560 |
0 |
0 |
T8 |
983193 |
982981 |
0 |
0 |
T9 |
158877 |
6 |
0 |
0 |
T10 |
768784 |
430192 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
675622253 |
0 |
0 |
T1 |
628595 |
156122 |
0 |
0 |
T2 |
198975 |
18074 |
0 |
0 |
T3 |
130527 |
762032 |
0 |
0 |
T4 |
172640 |
1413 |
0 |
0 |
T5 |
48199 |
391 |
0 |
0 |
T6 |
194795 |
449693 |
0 |
0 |
T7 |
135118 |
144615 |
0 |
0 |
T8 |
983193 |
183750 |
0 |
0 |
T9 |
158877 |
89 |
0 |
0 |
T10 |
768784 |
487821 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
628595 |
628583 |
0 |
0 |
T2 |
198975 |
198968 |
0 |
0 |
T3 |
130527 |
130519 |
0 |
0 |
T4 |
172640 |
172634 |
0 |
0 |
T5 |
48199 |
48120 |
0 |
0 |
T6 |
194795 |
194786 |
0 |
0 |
T7 |
135118 |
135109 |
0 |
0 |
T8 |
983193 |
983183 |
0 |
0 |
T9 |
158877 |
158807 |
0 |
0 |
T10 |
768784 |
768776 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
628595 |
628583 |
0 |
0 |
T2 |
198975 |
198968 |
0 |
0 |
T3 |
130527 |
130519 |
0 |
0 |
T4 |
172640 |
172634 |
0 |
0 |
T5 |
48199 |
48120 |
0 |
0 |
T6 |
194795 |
194786 |
0 |
0 |
T7 |
135118 |
135109 |
0 |
0 |
T8 |
983193 |
983183 |
0 |
0 |
T9 |
158877 |
158807 |
0 |
0 |
T10 |
768784 |
768776 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
628595 |
628583 |
0 |
0 |
T2 |
198975 |
198968 |
0 |
0 |
T3 |
130527 |
130519 |
0 |
0 |
T4 |
172640 |
172634 |
0 |
0 |
T5 |
48199 |
48120 |
0 |
0 |
T6 |
194795 |
194786 |
0 |
0 |
T7 |
135118 |
135109 |
0 |
0 |
T8 |
983193 |
983183 |
0 |
0 |
T9 |
158877 |
158807 |
0 |
0 |
T10 |
768784 |
768776 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
675622253 |
0 |
0 |
T1 |
628595 |
156122 |
0 |
0 |
T2 |
198975 |
18074 |
0 |
0 |
T3 |
130527 |
762032 |
0 |
0 |
T4 |
172640 |
1413 |
0 |
0 |
T5 |
48199 |
391 |
0 |
0 |
T6 |
194795 |
449693 |
0 |
0 |
T7 |
135118 |
144615 |
0 |
0 |
T8 |
983193 |
183750 |
0 |
0 |
T9 |
158877 |
89 |
0 |
0 |
T10 |
768784 |
487821 |
0 |
0 |