Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T2 |
308574 |
7294 |
0 |
0 |
T3 |
1487130 |
937820 |
0 |
0 |
T4 |
305118 |
163026 |
0 |
0 |
T5 |
1007720 |
463675 |
0 |
0 |
T6 |
511700 |
375761 |
0 |
0 |
T7 |
200152 |
944271 |
0 |
0 |
T8 |
1661956 |
879554 |
0 |
0 |
T9 |
532148 |
968779 |
0 |
0 |
T10 |
381652 |
366772 |
0 |
0 |
T11 |
360508 |
188288 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1918 |
1796 |
0 |
0 |
T2 |
308574 |
308406 |
0 |
0 |
T3 |
1487130 |
1487118 |
0 |
0 |
T4 |
305118 |
305098 |
0 |
0 |
T5 |
1007720 |
1007704 |
0 |
0 |
T6 |
511700 |
511684 |
0 |
0 |
T7 |
200152 |
200148 |
0 |
0 |
T8 |
1661956 |
1661944 |
0 |
0 |
T9 |
532148 |
532130 |
0 |
0 |
T10 |
381652 |
381634 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1918 |
1796 |
0 |
0 |
T2 |
308574 |
308406 |
0 |
0 |
T3 |
1487130 |
1487118 |
0 |
0 |
T4 |
305118 |
305098 |
0 |
0 |
T5 |
1007720 |
1007704 |
0 |
0 |
T6 |
511700 |
511684 |
0 |
0 |
T7 |
200152 |
200148 |
0 |
0 |
T8 |
1661956 |
1661944 |
0 |
0 |
T9 |
532148 |
532130 |
0 |
0 |
T10 |
381652 |
381634 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1918 |
1796 |
0 |
0 |
T2 |
308574 |
308406 |
0 |
0 |
T3 |
1487130 |
1487118 |
0 |
0 |
T4 |
305118 |
305098 |
0 |
0 |
T5 |
1007720 |
1007704 |
0 |
0 |
T6 |
511700 |
511684 |
0 |
0 |
T7 |
200152 |
200148 |
0 |
0 |
T8 |
1661956 |
1661944 |
0 |
0 |
T9 |
532148 |
532130 |
0 |
0 |
T10 |
381652 |
381634 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T2 |
308574 |
7294 |
0 |
0 |
T3 |
1487130 |
937820 |
0 |
0 |
T4 |
305118 |
163026 |
0 |
0 |
T5 |
1007720 |
463675 |
0 |
0 |
T6 |
511700 |
375761 |
0 |
0 |
T7 |
200152 |
944271 |
0 |
0 |
T8 |
1661956 |
879554 |
0 |
0 |
T9 |
532148 |
968779 |
0 |
0 |
T10 |
381652 |
366772 |
0 |
0 |
T11 |
360508 |
188288 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1920195361 |
0 |
0 |
T2 |
154287 |
10 |
0 |
0 |
T3 |
743565 |
521349 |
0 |
0 |
T4 |
152559 |
112027 |
0 |
0 |
T5 |
503860 |
317730 |
0 |
0 |
T6 |
255850 |
241616 |
0 |
0 |
T7 |
100076 |
820737 |
0 |
0 |
T8 |
830978 |
472238 |
0 |
0 |
T9 |
266074 |
216584 |
0 |
0 |
T10 |
190826 |
234091 |
0 |
0 |
T11 |
180254 |
24099 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
959 |
898 |
0 |
0 |
T2 |
154287 |
154203 |
0 |
0 |
T3 |
743565 |
743559 |
0 |
0 |
T4 |
152559 |
152549 |
0 |
0 |
T5 |
503860 |
503852 |
0 |
0 |
T6 |
255850 |
255842 |
0 |
0 |
T7 |
100076 |
100074 |
0 |
0 |
T8 |
830978 |
830972 |
0 |
0 |
T9 |
266074 |
266065 |
0 |
0 |
T10 |
190826 |
190817 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
959 |
898 |
0 |
0 |
T2 |
154287 |
154203 |
0 |
0 |
T3 |
743565 |
743559 |
0 |
0 |
T4 |
152559 |
152549 |
0 |
0 |
T5 |
503860 |
503852 |
0 |
0 |
T6 |
255850 |
255842 |
0 |
0 |
T7 |
100076 |
100074 |
0 |
0 |
T8 |
830978 |
830972 |
0 |
0 |
T9 |
266074 |
266065 |
0 |
0 |
T10 |
190826 |
190817 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
959 |
898 |
0 |
0 |
T2 |
154287 |
154203 |
0 |
0 |
T3 |
743565 |
743559 |
0 |
0 |
T4 |
152559 |
152549 |
0 |
0 |
T5 |
503860 |
503852 |
0 |
0 |
T6 |
255850 |
255842 |
0 |
0 |
T7 |
100076 |
100074 |
0 |
0 |
T8 |
830978 |
830972 |
0 |
0 |
T9 |
266074 |
266065 |
0 |
0 |
T10 |
190826 |
190817 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1920195361 |
0 |
0 |
T2 |
154287 |
10 |
0 |
0 |
T3 |
743565 |
521349 |
0 |
0 |
T4 |
152559 |
112027 |
0 |
0 |
T5 |
503860 |
317730 |
0 |
0 |
T6 |
255850 |
241616 |
0 |
0 |
T7 |
100076 |
820737 |
0 |
0 |
T8 |
830978 |
472238 |
0 |
0 |
T9 |
266074 |
216584 |
0 |
0 |
T10 |
190826 |
234091 |
0 |
0 |
T11 |
180254 |
24099 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T7,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
764738919 |
0 |
0 |
T2 |
154287 |
7284 |
0 |
0 |
T3 |
743565 |
416471 |
0 |
0 |
T4 |
152559 |
50999 |
0 |
0 |
T5 |
503860 |
145945 |
0 |
0 |
T6 |
255850 |
134145 |
0 |
0 |
T7 |
100076 |
123534 |
0 |
0 |
T8 |
830978 |
407316 |
0 |
0 |
T9 |
266074 |
752195 |
0 |
0 |
T10 |
190826 |
132681 |
0 |
0 |
T11 |
180254 |
164189 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
959 |
898 |
0 |
0 |
T2 |
154287 |
154203 |
0 |
0 |
T3 |
743565 |
743559 |
0 |
0 |
T4 |
152559 |
152549 |
0 |
0 |
T5 |
503860 |
503852 |
0 |
0 |
T6 |
255850 |
255842 |
0 |
0 |
T7 |
100076 |
100074 |
0 |
0 |
T8 |
830978 |
830972 |
0 |
0 |
T9 |
266074 |
266065 |
0 |
0 |
T10 |
190826 |
190817 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
959 |
898 |
0 |
0 |
T2 |
154287 |
154203 |
0 |
0 |
T3 |
743565 |
743559 |
0 |
0 |
T4 |
152559 |
152549 |
0 |
0 |
T5 |
503860 |
503852 |
0 |
0 |
T6 |
255850 |
255842 |
0 |
0 |
T7 |
100076 |
100074 |
0 |
0 |
T8 |
830978 |
830972 |
0 |
0 |
T9 |
266074 |
266065 |
0 |
0 |
T10 |
190826 |
190817 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
959 |
898 |
0 |
0 |
T2 |
154287 |
154203 |
0 |
0 |
T3 |
743565 |
743559 |
0 |
0 |
T4 |
152559 |
152549 |
0 |
0 |
T5 |
503860 |
503852 |
0 |
0 |
T6 |
255850 |
255842 |
0 |
0 |
T7 |
100076 |
100074 |
0 |
0 |
T8 |
830978 |
830972 |
0 |
0 |
T9 |
266074 |
266065 |
0 |
0 |
T10 |
190826 |
190817 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
764738919 |
0 |
0 |
T2 |
154287 |
7284 |
0 |
0 |
T3 |
743565 |
416471 |
0 |
0 |
T4 |
152559 |
50999 |
0 |
0 |
T5 |
503860 |
145945 |
0 |
0 |
T6 |
255850 |
134145 |
0 |
0 |
T7 |
100076 |
123534 |
0 |
0 |
T8 |
830978 |
407316 |
0 |
0 |
T9 |
266074 |
752195 |
0 |
0 |
T10 |
190826 |
132681 |
0 |
0 |
T11 |
180254 |
164189 |
0 |
0 |