Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
218988 |
523152 |
0 |
0 |
T2 |
575354 |
393240 |
0 |
0 |
T3 |
423168 |
678395 |
0 |
0 |
T4 |
246928 |
559330 |
0 |
0 |
T5 |
409112 |
354573 |
0 |
0 |
T6 |
132710 |
28 |
0 |
0 |
T7 |
205446 |
1695176 |
0 |
0 |
T8 |
209906 |
631132 |
0 |
0 |
T9 |
407526 |
272511 |
0 |
0 |
T10 |
1623162 |
783241 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
218988 |
218976 |
0 |
0 |
T2 |
575354 |
575340 |
0 |
0 |
T3 |
423168 |
423152 |
0 |
0 |
T4 |
246928 |
246912 |
0 |
0 |
T5 |
409112 |
409098 |
0 |
0 |
T6 |
132710 |
132554 |
0 |
0 |
T7 |
205446 |
205444 |
0 |
0 |
T8 |
209906 |
209892 |
0 |
0 |
T9 |
407526 |
407508 |
0 |
0 |
T10 |
1623162 |
1622994 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
218988 |
218976 |
0 |
0 |
T2 |
575354 |
575340 |
0 |
0 |
T3 |
423168 |
423152 |
0 |
0 |
T4 |
246928 |
246912 |
0 |
0 |
T5 |
409112 |
409098 |
0 |
0 |
T6 |
132710 |
132554 |
0 |
0 |
T7 |
205446 |
205444 |
0 |
0 |
T8 |
209906 |
209892 |
0 |
0 |
T9 |
407526 |
407508 |
0 |
0 |
T10 |
1623162 |
1622994 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
218988 |
218976 |
0 |
0 |
T2 |
575354 |
575340 |
0 |
0 |
T3 |
423168 |
423152 |
0 |
0 |
T4 |
246928 |
246912 |
0 |
0 |
T5 |
409112 |
409098 |
0 |
0 |
T6 |
132710 |
132554 |
0 |
0 |
T7 |
205446 |
205444 |
0 |
0 |
T8 |
209906 |
209892 |
0 |
0 |
T9 |
407526 |
407508 |
0 |
0 |
T10 |
1623162 |
1622994 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
218988 |
523152 |
0 |
0 |
T2 |
575354 |
393240 |
0 |
0 |
T3 |
423168 |
678395 |
0 |
0 |
T4 |
246928 |
559330 |
0 |
0 |
T5 |
409112 |
354573 |
0 |
0 |
T6 |
132710 |
28 |
0 |
0 |
T7 |
205446 |
1695176 |
0 |
0 |
T8 |
209906 |
631132 |
0 |
0 |
T9 |
407526 |
272511 |
0 |
0 |
T10 |
1623162 |
783241 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2011877929 |
0 |
0 |
T1 |
109494 |
510114 |
0 |
0 |
T2 |
287677 |
147618 |
0 |
0 |
T3 |
211584 |
571556 |
0 |
0 |
T4 |
123464 |
415823 |
0 |
0 |
T5 |
204556 |
249720 |
0 |
0 |
T6 |
66355 |
3 |
0 |
0 |
T7 |
102723 |
728654 |
0 |
0 |
T8 |
104953 |
526693 |
0 |
0 |
T9 |
203763 |
145152 |
0 |
0 |
T10 |
811581 |
771730 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
109494 |
109488 |
0 |
0 |
T2 |
287677 |
287670 |
0 |
0 |
T3 |
211584 |
211576 |
0 |
0 |
T4 |
123464 |
123456 |
0 |
0 |
T5 |
204556 |
204549 |
0 |
0 |
T6 |
66355 |
66277 |
0 |
0 |
T7 |
102723 |
102722 |
0 |
0 |
T8 |
104953 |
104946 |
0 |
0 |
T9 |
203763 |
203754 |
0 |
0 |
T10 |
811581 |
811497 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
109494 |
109488 |
0 |
0 |
T2 |
287677 |
287670 |
0 |
0 |
T3 |
211584 |
211576 |
0 |
0 |
T4 |
123464 |
123456 |
0 |
0 |
T5 |
204556 |
204549 |
0 |
0 |
T6 |
66355 |
66277 |
0 |
0 |
T7 |
102723 |
102722 |
0 |
0 |
T8 |
104953 |
104946 |
0 |
0 |
T9 |
203763 |
203754 |
0 |
0 |
T10 |
811581 |
811497 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
109494 |
109488 |
0 |
0 |
T2 |
287677 |
287670 |
0 |
0 |
T3 |
211584 |
211576 |
0 |
0 |
T4 |
123464 |
123456 |
0 |
0 |
T5 |
204556 |
204549 |
0 |
0 |
T6 |
66355 |
66277 |
0 |
0 |
T7 |
102723 |
102722 |
0 |
0 |
T8 |
104953 |
104946 |
0 |
0 |
T9 |
203763 |
203754 |
0 |
0 |
T10 |
811581 |
811497 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2011877929 |
0 |
0 |
T1 |
109494 |
510114 |
0 |
0 |
T2 |
287677 |
147618 |
0 |
0 |
T3 |
211584 |
571556 |
0 |
0 |
T4 |
123464 |
415823 |
0 |
0 |
T5 |
204556 |
249720 |
0 |
0 |
T6 |
66355 |
3 |
0 |
0 |
T7 |
102723 |
728654 |
0 |
0 |
T8 |
104953 |
526693 |
0 |
0 |
T9 |
203763 |
145152 |
0 |
0 |
T10 |
811581 |
771730 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
720912831 |
0 |
0 |
T1 |
109494 |
13038 |
0 |
0 |
T2 |
287677 |
245622 |
0 |
0 |
T3 |
211584 |
106839 |
0 |
0 |
T4 |
123464 |
143507 |
0 |
0 |
T5 |
204556 |
104853 |
0 |
0 |
T6 |
66355 |
25 |
0 |
0 |
T7 |
102723 |
966522 |
0 |
0 |
T8 |
104953 |
104439 |
0 |
0 |
T9 |
203763 |
127359 |
0 |
0 |
T10 |
811581 |
11511 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
109494 |
109488 |
0 |
0 |
T2 |
287677 |
287670 |
0 |
0 |
T3 |
211584 |
211576 |
0 |
0 |
T4 |
123464 |
123456 |
0 |
0 |
T5 |
204556 |
204549 |
0 |
0 |
T6 |
66355 |
66277 |
0 |
0 |
T7 |
102723 |
102722 |
0 |
0 |
T8 |
104953 |
104946 |
0 |
0 |
T9 |
203763 |
203754 |
0 |
0 |
T10 |
811581 |
811497 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
109494 |
109488 |
0 |
0 |
T2 |
287677 |
287670 |
0 |
0 |
T3 |
211584 |
211576 |
0 |
0 |
T4 |
123464 |
123456 |
0 |
0 |
T5 |
204556 |
204549 |
0 |
0 |
T6 |
66355 |
66277 |
0 |
0 |
T7 |
102723 |
102722 |
0 |
0 |
T8 |
104953 |
104946 |
0 |
0 |
T9 |
203763 |
203754 |
0 |
0 |
T10 |
811581 |
811497 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
109494 |
109488 |
0 |
0 |
T2 |
287677 |
287670 |
0 |
0 |
T3 |
211584 |
211576 |
0 |
0 |
T4 |
123464 |
123456 |
0 |
0 |
T5 |
204556 |
204549 |
0 |
0 |
T6 |
66355 |
66277 |
0 |
0 |
T7 |
102723 |
102722 |
0 |
0 |
T8 |
104953 |
104946 |
0 |
0 |
T9 |
203763 |
203754 |
0 |
0 |
T10 |
811581 |
811497 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
720912831 |
0 |
0 |
T1 |
109494 |
13038 |
0 |
0 |
T2 |
287677 |
245622 |
0 |
0 |
T3 |
211584 |
106839 |
0 |
0 |
T4 |
123464 |
143507 |
0 |
0 |
T5 |
204556 |
104853 |
0 |
0 |
T6 |
66355 |
25 |
0 |
0 |
T7 |
102723 |
966522 |
0 |
0 |
T8 |
104953 |
104439 |
0 |
0 |
T9 |
203763 |
127359 |
0 |
0 |
T10 |
811581 |
11511 |
0 |
0 |