Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1335932 |
909355 |
0 |
0 |
T2 |
52192 |
930 |
0 |
0 |
T3 |
484710 |
331169 |
0 |
0 |
T4 |
533274 |
321 |
0 |
0 |
T5 |
2730 |
0 |
0 |
0 |
T6 |
567114 |
952155 |
0 |
0 |
T7 |
1313984 |
336599 |
0 |
0 |
T8 |
310640 |
7306 |
0 |
0 |
T9 |
510802 |
1368465 |
0 |
0 |
T10 |
174572 |
3 |
0 |
0 |
T11 |
0 |
145781 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1335932 |
1335914 |
0 |
0 |
T2 |
52192 |
52036 |
0 |
0 |
T3 |
484710 |
484690 |
0 |
0 |
T4 |
533274 |
533086 |
0 |
0 |
T5 |
2730 |
2602 |
0 |
0 |
T6 |
567114 |
567084 |
0 |
0 |
T7 |
1313984 |
1313960 |
0 |
0 |
T8 |
310640 |
310512 |
0 |
0 |
T9 |
510802 |
510784 |
0 |
0 |
T10 |
174572 |
174394 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1335932 |
1335914 |
0 |
0 |
T2 |
52192 |
52036 |
0 |
0 |
T3 |
484710 |
484690 |
0 |
0 |
T4 |
533274 |
533086 |
0 |
0 |
T5 |
2730 |
2602 |
0 |
0 |
T6 |
567114 |
567084 |
0 |
0 |
T7 |
1313984 |
1313960 |
0 |
0 |
T8 |
310640 |
310512 |
0 |
0 |
T9 |
510802 |
510784 |
0 |
0 |
T10 |
174572 |
174394 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1335932 |
1335914 |
0 |
0 |
T2 |
52192 |
52036 |
0 |
0 |
T3 |
484710 |
484690 |
0 |
0 |
T4 |
533274 |
533086 |
0 |
0 |
T5 |
2730 |
2602 |
0 |
0 |
T6 |
567114 |
567084 |
0 |
0 |
T7 |
1313984 |
1313960 |
0 |
0 |
T8 |
310640 |
310512 |
0 |
0 |
T9 |
510802 |
510784 |
0 |
0 |
T10 |
174572 |
174394 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1335932 |
909355 |
0 |
0 |
T2 |
52192 |
930 |
0 |
0 |
T3 |
484710 |
331169 |
0 |
0 |
T4 |
533274 |
321 |
0 |
0 |
T5 |
2730 |
0 |
0 |
0 |
T6 |
567114 |
952155 |
0 |
0 |
T7 |
1313984 |
336599 |
0 |
0 |
T8 |
310640 |
7306 |
0 |
0 |
T9 |
510802 |
1368465 |
0 |
0 |
T10 |
174572 |
3 |
0 |
0 |
T11 |
0 |
145781 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1869763966 |
0 |
0 |
T1 |
667966 |
667337 |
0 |
0 |
T2 |
26096 |
10 |
0 |
0 |
T3 |
242355 |
242155 |
0 |
0 |
T4 |
266637 |
6 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
283557 |
230434 |
0 |
0 |
T7 |
656992 |
225985 |
0 |
0 |
T8 |
155320 |
10 |
0 |
0 |
T9 |
255401 |
818443 |
0 |
0 |
T10 |
87286 |
1 |
0 |
0 |
T11 |
0 |
119828 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
667966 |
667957 |
0 |
0 |
T2 |
26096 |
26018 |
0 |
0 |
T3 |
242355 |
242345 |
0 |
0 |
T4 |
266637 |
266543 |
0 |
0 |
T5 |
1365 |
1301 |
0 |
0 |
T6 |
283557 |
283542 |
0 |
0 |
T7 |
656992 |
656980 |
0 |
0 |
T8 |
155320 |
155256 |
0 |
0 |
T9 |
255401 |
255392 |
0 |
0 |
T10 |
87286 |
87197 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
667966 |
667957 |
0 |
0 |
T2 |
26096 |
26018 |
0 |
0 |
T3 |
242355 |
242345 |
0 |
0 |
T4 |
266637 |
266543 |
0 |
0 |
T5 |
1365 |
1301 |
0 |
0 |
T6 |
283557 |
283542 |
0 |
0 |
T7 |
656992 |
656980 |
0 |
0 |
T8 |
155320 |
155256 |
0 |
0 |
T9 |
255401 |
255392 |
0 |
0 |
T10 |
87286 |
87197 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
667966 |
667957 |
0 |
0 |
T2 |
26096 |
26018 |
0 |
0 |
T3 |
242355 |
242345 |
0 |
0 |
T4 |
266637 |
266543 |
0 |
0 |
T5 |
1365 |
1301 |
0 |
0 |
T6 |
283557 |
283542 |
0 |
0 |
T7 |
656992 |
656980 |
0 |
0 |
T8 |
155320 |
155256 |
0 |
0 |
T9 |
255401 |
255392 |
0 |
0 |
T10 |
87286 |
87197 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1869763966 |
0 |
0 |
T1 |
667966 |
667337 |
0 |
0 |
T2 |
26096 |
10 |
0 |
0 |
T3 |
242355 |
242155 |
0 |
0 |
T4 |
266637 |
6 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
283557 |
230434 |
0 |
0 |
T7 |
656992 |
225985 |
0 |
0 |
T8 |
155320 |
10 |
0 |
0 |
T9 |
255401 |
818443 |
0 |
0 |
T10 |
87286 |
1 |
0 |
0 |
T11 |
0 |
119828 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T7,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
791725199 |
0 |
0 |
T1 |
667966 |
242018 |
0 |
0 |
T2 |
26096 |
920 |
0 |
0 |
T3 |
242355 |
89014 |
0 |
0 |
T4 |
266637 |
315 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
283557 |
721721 |
0 |
0 |
T7 |
656992 |
110614 |
0 |
0 |
T8 |
155320 |
7296 |
0 |
0 |
T9 |
255401 |
550022 |
0 |
0 |
T10 |
87286 |
2 |
0 |
0 |
T11 |
0 |
25953 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
667966 |
667957 |
0 |
0 |
T2 |
26096 |
26018 |
0 |
0 |
T3 |
242355 |
242345 |
0 |
0 |
T4 |
266637 |
266543 |
0 |
0 |
T5 |
1365 |
1301 |
0 |
0 |
T6 |
283557 |
283542 |
0 |
0 |
T7 |
656992 |
656980 |
0 |
0 |
T8 |
155320 |
155256 |
0 |
0 |
T9 |
255401 |
255392 |
0 |
0 |
T10 |
87286 |
87197 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
667966 |
667957 |
0 |
0 |
T2 |
26096 |
26018 |
0 |
0 |
T3 |
242355 |
242345 |
0 |
0 |
T4 |
266637 |
266543 |
0 |
0 |
T5 |
1365 |
1301 |
0 |
0 |
T6 |
283557 |
283542 |
0 |
0 |
T7 |
656992 |
656980 |
0 |
0 |
T8 |
155320 |
155256 |
0 |
0 |
T9 |
255401 |
255392 |
0 |
0 |
T10 |
87286 |
87197 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
667966 |
667957 |
0 |
0 |
T2 |
26096 |
26018 |
0 |
0 |
T3 |
242355 |
242345 |
0 |
0 |
T4 |
266637 |
266543 |
0 |
0 |
T5 |
1365 |
1301 |
0 |
0 |
T6 |
283557 |
283542 |
0 |
0 |
T7 |
656992 |
656980 |
0 |
0 |
T8 |
155320 |
155256 |
0 |
0 |
T9 |
255401 |
255392 |
0 |
0 |
T10 |
87286 |
87197 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
791725199 |
0 |
0 |
T1 |
667966 |
242018 |
0 |
0 |
T2 |
26096 |
920 |
0 |
0 |
T3 |
242355 |
89014 |
0 |
0 |
T4 |
266637 |
315 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
283557 |
721721 |
0 |
0 |
T7 |
656992 |
110614 |
0 |
0 |
T8 |
155320 |
7296 |
0 |
0 |
T9 |
255401 |
550022 |
0 |
0 |
T10 |
87286 |
2 |
0 |
0 |
T11 |
0 |
25953 |
0 |
0 |