Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
266310 |
1086079 |
0 |
0 |
T2 |
2792 |
0 |
0 |
0 |
T3 |
1104686 |
372556 |
0 |
0 |
T4 |
33014 |
968 |
0 |
0 |
T5 |
171680 |
12716 |
0 |
0 |
T6 |
317938 |
229563 |
0 |
0 |
T7 |
597244 |
240207 |
0 |
0 |
T8 |
226780 |
13068 |
0 |
0 |
T9 |
1482626 |
675059 |
0 |
0 |
T10 |
735812 |
590596 |
0 |
0 |
T11 |
0 |
420315 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
266310 |
266300 |
0 |
0 |
T2 |
2792 |
2592 |
0 |
0 |
T3 |
1104686 |
1104632 |
0 |
0 |
T4 |
33014 |
32838 |
0 |
0 |
T5 |
171680 |
171494 |
0 |
0 |
T6 |
317938 |
317914 |
0 |
0 |
T7 |
597244 |
597108 |
0 |
0 |
T8 |
226780 |
226612 |
0 |
0 |
T9 |
1482626 |
1482426 |
0 |
0 |
T10 |
735812 |
735800 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
266310 |
266300 |
0 |
0 |
T2 |
2792 |
2592 |
0 |
0 |
T3 |
1104686 |
1104632 |
0 |
0 |
T4 |
33014 |
32838 |
0 |
0 |
T5 |
171680 |
171494 |
0 |
0 |
T6 |
317938 |
317914 |
0 |
0 |
T7 |
597244 |
597108 |
0 |
0 |
T8 |
226780 |
226612 |
0 |
0 |
T9 |
1482626 |
1482426 |
0 |
0 |
T10 |
735812 |
735800 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
266310 |
266300 |
0 |
0 |
T2 |
2792 |
2592 |
0 |
0 |
T3 |
1104686 |
1104632 |
0 |
0 |
T4 |
33014 |
32838 |
0 |
0 |
T5 |
171680 |
171494 |
0 |
0 |
T6 |
317938 |
317914 |
0 |
0 |
T7 |
597244 |
597108 |
0 |
0 |
T8 |
226780 |
226612 |
0 |
0 |
T9 |
1482626 |
1482426 |
0 |
0 |
T10 |
735812 |
735800 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
266310 |
1086079 |
0 |
0 |
T2 |
2792 |
0 |
0 |
0 |
T3 |
1104686 |
372556 |
0 |
0 |
T4 |
33014 |
968 |
0 |
0 |
T5 |
171680 |
12716 |
0 |
0 |
T6 |
317938 |
229563 |
0 |
0 |
T7 |
597244 |
240207 |
0 |
0 |
T8 |
226780 |
13068 |
0 |
0 |
T9 |
1482626 |
675059 |
0 |
0 |
T10 |
735812 |
590596 |
0 |
0 |
T11 |
0 |
420315 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1902028336 |
0 |
0 |
T1 |
133155 |
913724 |
0 |
0 |
T2 |
1396 |
0 |
0 |
0 |
T3 |
552343 |
188192 |
0 |
0 |
T4 |
16507 |
10 |
0 |
0 |
T5 |
85840 |
11718 |
0 |
0 |
T6 |
158969 |
138729 |
0 |
0 |
T7 |
298622 |
174296 |
0 |
0 |
T8 |
113390 |
12284 |
0 |
0 |
T9 |
741313 |
381300 |
0 |
0 |
T10 |
367906 |
315099 |
0 |
0 |
T11 |
0 |
127779 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
133155 |
133150 |
0 |
0 |
T2 |
1396 |
1296 |
0 |
0 |
T3 |
552343 |
552316 |
0 |
0 |
T4 |
16507 |
16419 |
0 |
0 |
T5 |
85840 |
85747 |
0 |
0 |
T6 |
158969 |
158957 |
0 |
0 |
T7 |
298622 |
298554 |
0 |
0 |
T8 |
113390 |
113306 |
0 |
0 |
T9 |
741313 |
741213 |
0 |
0 |
T10 |
367906 |
367900 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
133155 |
133150 |
0 |
0 |
T2 |
1396 |
1296 |
0 |
0 |
T3 |
552343 |
552316 |
0 |
0 |
T4 |
16507 |
16419 |
0 |
0 |
T5 |
85840 |
85747 |
0 |
0 |
T6 |
158969 |
158957 |
0 |
0 |
T7 |
298622 |
298554 |
0 |
0 |
T8 |
113390 |
113306 |
0 |
0 |
T9 |
741313 |
741213 |
0 |
0 |
T10 |
367906 |
367900 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
133155 |
133150 |
0 |
0 |
T2 |
1396 |
1296 |
0 |
0 |
T3 |
552343 |
552316 |
0 |
0 |
T4 |
16507 |
16419 |
0 |
0 |
T5 |
85840 |
85747 |
0 |
0 |
T6 |
158969 |
158957 |
0 |
0 |
T7 |
298622 |
298554 |
0 |
0 |
T8 |
113390 |
113306 |
0 |
0 |
T9 |
741313 |
741213 |
0 |
0 |
T10 |
367906 |
367900 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1902028336 |
0 |
0 |
T1 |
133155 |
913724 |
0 |
0 |
T2 |
1396 |
0 |
0 |
0 |
T3 |
552343 |
188192 |
0 |
0 |
T4 |
16507 |
10 |
0 |
0 |
T5 |
85840 |
11718 |
0 |
0 |
T6 |
158969 |
138729 |
0 |
0 |
T7 |
298622 |
174296 |
0 |
0 |
T8 |
113390 |
12284 |
0 |
0 |
T9 |
741313 |
381300 |
0 |
0 |
T10 |
367906 |
315099 |
0 |
0 |
T11 |
0 |
127779 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
755161891 |
0 |
0 |
T1 |
133155 |
172355 |
0 |
0 |
T2 |
1396 |
0 |
0 |
0 |
T3 |
552343 |
184364 |
0 |
0 |
T4 |
16507 |
958 |
0 |
0 |
T5 |
85840 |
998 |
0 |
0 |
T6 |
158969 |
90834 |
0 |
0 |
T7 |
298622 |
65911 |
0 |
0 |
T8 |
113390 |
784 |
0 |
0 |
T9 |
741313 |
293759 |
0 |
0 |
T10 |
367906 |
275497 |
0 |
0 |
T11 |
0 |
292536 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
133155 |
133150 |
0 |
0 |
T2 |
1396 |
1296 |
0 |
0 |
T3 |
552343 |
552316 |
0 |
0 |
T4 |
16507 |
16419 |
0 |
0 |
T5 |
85840 |
85747 |
0 |
0 |
T6 |
158969 |
158957 |
0 |
0 |
T7 |
298622 |
298554 |
0 |
0 |
T8 |
113390 |
113306 |
0 |
0 |
T9 |
741313 |
741213 |
0 |
0 |
T10 |
367906 |
367900 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
133155 |
133150 |
0 |
0 |
T2 |
1396 |
1296 |
0 |
0 |
T3 |
552343 |
552316 |
0 |
0 |
T4 |
16507 |
16419 |
0 |
0 |
T5 |
85840 |
85747 |
0 |
0 |
T6 |
158969 |
158957 |
0 |
0 |
T7 |
298622 |
298554 |
0 |
0 |
T8 |
113390 |
113306 |
0 |
0 |
T9 |
741313 |
741213 |
0 |
0 |
T10 |
367906 |
367900 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
133155 |
133150 |
0 |
0 |
T2 |
1396 |
1296 |
0 |
0 |
T3 |
552343 |
552316 |
0 |
0 |
T4 |
16507 |
16419 |
0 |
0 |
T5 |
85840 |
85747 |
0 |
0 |
T6 |
158969 |
158957 |
0 |
0 |
T7 |
298622 |
298554 |
0 |
0 |
T8 |
113390 |
113306 |
0 |
0 |
T9 |
741313 |
741213 |
0 |
0 |
T10 |
367906 |
367900 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
755161891 |
0 |
0 |
T1 |
133155 |
172355 |
0 |
0 |
T2 |
1396 |
0 |
0 |
0 |
T3 |
552343 |
184364 |
0 |
0 |
T4 |
16507 |
958 |
0 |
0 |
T5 |
85840 |
998 |
0 |
0 |
T6 |
158969 |
90834 |
0 |
0 |
T7 |
298622 |
65911 |
0 |
0 |
T8 |
113390 |
784 |
0 |
0 |
T9 |
741313 |
293759 |
0 |
0 |
T10 |
367906 |
275497 |
0 |
0 |
T11 |
0 |
292536 |
0 |
0 |