Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
47696 |
7 |
0 |
0 |
T2 |
415792 |
845339 |
0 |
0 |
T3 |
209860 |
760153 |
0 |
0 |
T4 |
119766 |
3380 |
0 |
0 |
T5 |
528622 |
336828 |
0 |
0 |
T6 |
629122 |
230545 |
0 |
0 |
T7 |
309046 |
661264 |
0 |
0 |
T8 |
314178 |
704251 |
0 |
0 |
T9 |
1625758 |
532947 |
0 |
0 |
T10 |
228802 |
135 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
47696 |
47500 |
0 |
0 |
T2 |
415792 |
415772 |
0 |
0 |
T3 |
209860 |
209850 |
0 |
0 |
T4 |
119766 |
119630 |
0 |
0 |
T5 |
528622 |
528610 |
0 |
0 |
T6 |
629122 |
628940 |
0 |
0 |
T7 |
309046 |
309032 |
0 |
0 |
T8 |
314178 |
314162 |
0 |
0 |
T9 |
1625758 |
1625736 |
0 |
0 |
T10 |
228802 |
228786 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
47696 |
47500 |
0 |
0 |
T2 |
415792 |
415772 |
0 |
0 |
T3 |
209860 |
209850 |
0 |
0 |
T4 |
119766 |
119630 |
0 |
0 |
T5 |
528622 |
528610 |
0 |
0 |
T6 |
629122 |
628940 |
0 |
0 |
T7 |
309046 |
309032 |
0 |
0 |
T8 |
314178 |
314162 |
0 |
0 |
T9 |
1625758 |
1625736 |
0 |
0 |
T10 |
228802 |
228786 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
47696 |
47500 |
0 |
0 |
T2 |
415792 |
415772 |
0 |
0 |
T3 |
209860 |
209850 |
0 |
0 |
T4 |
119766 |
119630 |
0 |
0 |
T5 |
528622 |
528610 |
0 |
0 |
T6 |
629122 |
628940 |
0 |
0 |
T7 |
309046 |
309032 |
0 |
0 |
T8 |
314178 |
314162 |
0 |
0 |
T9 |
1625758 |
1625736 |
0 |
0 |
T10 |
228802 |
228786 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
47696 |
7 |
0 |
0 |
T2 |
415792 |
845339 |
0 |
0 |
T3 |
209860 |
760153 |
0 |
0 |
T4 |
119766 |
3380 |
0 |
0 |
T5 |
528622 |
336828 |
0 |
0 |
T6 |
629122 |
230545 |
0 |
0 |
T7 |
309046 |
661264 |
0 |
0 |
T8 |
314178 |
704251 |
0 |
0 |
T9 |
1625758 |
532947 |
0 |
0 |
T10 |
228802 |
135 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1933411189 |
0 |
0 |
T1 |
23848 |
1 |
0 |
0 |
T2 |
207896 |
816426 |
0 |
0 |
T3 |
104930 |
743144 |
0 |
0 |
T4 |
59883 |
10 |
0 |
0 |
T5 |
264311 |
192120 |
0 |
0 |
T6 |
314561 |
226440 |
0 |
0 |
T7 |
154523 |
206395 |
0 |
0 |
T8 |
157089 |
493940 |
0 |
0 |
T9 |
812879 |
397998 |
0 |
0 |
T10 |
114401 |
9 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23848 |
23750 |
0 |
0 |
T2 |
207896 |
207886 |
0 |
0 |
T3 |
104930 |
104925 |
0 |
0 |
T4 |
59883 |
59815 |
0 |
0 |
T5 |
264311 |
264305 |
0 |
0 |
T6 |
314561 |
314470 |
0 |
0 |
T7 |
154523 |
154516 |
0 |
0 |
T8 |
157089 |
157081 |
0 |
0 |
T9 |
812879 |
812868 |
0 |
0 |
T10 |
114401 |
114393 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23848 |
23750 |
0 |
0 |
T2 |
207896 |
207886 |
0 |
0 |
T3 |
104930 |
104925 |
0 |
0 |
T4 |
59883 |
59815 |
0 |
0 |
T5 |
264311 |
264305 |
0 |
0 |
T6 |
314561 |
314470 |
0 |
0 |
T7 |
154523 |
154516 |
0 |
0 |
T8 |
157089 |
157081 |
0 |
0 |
T9 |
812879 |
812868 |
0 |
0 |
T10 |
114401 |
114393 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23848 |
23750 |
0 |
0 |
T2 |
207896 |
207886 |
0 |
0 |
T3 |
104930 |
104925 |
0 |
0 |
T4 |
59883 |
59815 |
0 |
0 |
T5 |
264311 |
264305 |
0 |
0 |
T6 |
314561 |
314470 |
0 |
0 |
T7 |
154523 |
154516 |
0 |
0 |
T8 |
157089 |
157081 |
0 |
0 |
T9 |
812879 |
812868 |
0 |
0 |
T10 |
114401 |
114393 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1933411189 |
0 |
0 |
T1 |
23848 |
1 |
0 |
0 |
T2 |
207896 |
816426 |
0 |
0 |
T3 |
104930 |
743144 |
0 |
0 |
T4 |
59883 |
10 |
0 |
0 |
T5 |
264311 |
192120 |
0 |
0 |
T6 |
314561 |
226440 |
0 |
0 |
T7 |
154523 |
206395 |
0 |
0 |
T8 |
157089 |
493940 |
0 |
0 |
T9 |
812879 |
397998 |
0 |
0 |
T10 |
114401 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T7,T9,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
741700480 |
0 |
0 |
T1 |
23848 |
6 |
0 |
0 |
T2 |
207896 |
28913 |
0 |
0 |
T3 |
104930 |
17009 |
0 |
0 |
T4 |
59883 |
3370 |
0 |
0 |
T5 |
264311 |
144708 |
0 |
0 |
T6 |
314561 |
4105 |
0 |
0 |
T7 |
154523 |
454869 |
0 |
0 |
T8 |
157089 |
210311 |
0 |
0 |
T9 |
812879 |
134949 |
0 |
0 |
T10 |
114401 |
126 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23848 |
23750 |
0 |
0 |
T2 |
207896 |
207886 |
0 |
0 |
T3 |
104930 |
104925 |
0 |
0 |
T4 |
59883 |
59815 |
0 |
0 |
T5 |
264311 |
264305 |
0 |
0 |
T6 |
314561 |
314470 |
0 |
0 |
T7 |
154523 |
154516 |
0 |
0 |
T8 |
157089 |
157081 |
0 |
0 |
T9 |
812879 |
812868 |
0 |
0 |
T10 |
114401 |
114393 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23848 |
23750 |
0 |
0 |
T2 |
207896 |
207886 |
0 |
0 |
T3 |
104930 |
104925 |
0 |
0 |
T4 |
59883 |
59815 |
0 |
0 |
T5 |
264311 |
264305 |
0 |
0 |
T6 |
314561 |
314470 |
0 |
0 |
T7 |
154523 |
154516 |
0 |
0 |
T8 |
157089 |
157081 |
0 |
0 |
T9 |
812879 |
812868 |
0 |
0 |
T10 |
114401 |
114393 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23848 |
23750 |
0 |
0 |
T2 |
207896 |
207886 |
0 |
0 |
T3 |
104930 |
104925 |
0 |
0 |
T4 |
59883 |
59815 |
0 |
0 |
T5 |
264311 |
264305 |
0 |
0 |
T6 |
314561 |
314470 |
0 |
0 |
T7 |
154523 |
154516 |
0 |
0 |
T8 |
157089 |
157081 |
0 |
0 |
T9 |
812879 |
812868 |
0 |
0 |
T10 |
114401 |
114393 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
741700480 |
0 |
0 |
T1 |
23848 |
6 |
0 |
0 |
T2 |
207896 |
28913 |
0 |
0 |
T3 |
104930 |
17009 |
0 |
0 |
T4 |
59883 |
3370 |
0 |
0 |
T5 |
264311 |
144708 |
0 |
0 |
T6 |
314561 |
4105 |
0 |
0 |
T7 |
154523 |
454869 |
0 |
0 |
T8 |
157089 |
210311 |
0 |
0 |
T9 |
812879 |
134949 |
0 |
0 |
T10 |
114401 |
126 |
0 |
0 |