Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1973354 |
370991 |
0 |
0 |
T2 |
809340 |
455265 |
0 |
0 |
T3 |
62368 |
550 |
0 |
0 |
T4 |
263218 |
1473332 |
0 |
0 |
T5 |
1332946 |
337481 |
0 |
0 |
T6 |
316636 |
871324 |
0 |
0 |
T7 |
928654 |
241189 |
0 |
0 |
T8 |
351840 |
1257767 |
0 |
0 |
T9 |
1019694 |
246033 |
0 |
0 |
T10 |
838972 |
754151 |
0 |
0 |
T11 |
0 |
85261 |
0 |
0 |
T12 |
0 |
13298 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1973354 |
1973170 |
0 |
0 |
T2 |
809340 |
809322 |
0 |
0 |
T3 |
62368 |
62192 |
0 |
0 |
T4 |
263218 |
263212 |
0 |
0 |
T5 |
1332946 |
1332840 |
0 |
0 |
T6 |
316636 |
316620 |
0 |
0 |
T7 |
928654 |
928532 |
0 |
0 |
T8 |
351840 |
351822 |
0 |
0 |
T9 |
1019694 |
1019432 |
0 |
0 |
T10 |
838972 |
838962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1973354 |
1973170 |
0 |
0 |
T2 |
809340 |
809322 |
0 |
0 |
T3 |
62368 |
62192 |
0 |
0 |
T4 |
263218 |
263212 |
0 |
0 |
T5 |
1332946 |
1332840 |
0 |
0 |
T6 |
316636 |
316620 |
0 |
0 |
T7 |
928654 |
928532 |
0 |
0 |
T8 |
351840 |
351822 |
0 |
0 |
T9 |
1019694 |
1019432 |
0 |
0 |
T10 |
838972 |
838962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1973354 |
1973170 |
0 |
0 |
T2 |
809340 |
809322 |
0 |
0 |
T3 |
62368 |
62192 |
0 |
0 |
T4 |
263218 |
263212 |
0 |
0 |
T5 |
1332946 |
1332840 |
0 |
0 |
T6 |
316636 |
316620 |
0 |
0 |
T7 |
928654 |
928532 |
0 |
0 |
T8 |
351840 |
351822 |
0 |
0 |
T9 |
1019694 |
1019432 |
0 |
0 |
T10 |
838972 |
838962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1973354 |
370991 |
0 |
0 |
T2 |
809340 |
455265 |
0 |
0 |
T3 |
62368 |
550 |
0 |
0 |
T4 |
263218 |
1473332 |
0 |
0 |
T5 |
1332946 |
337481 |
0 |
0 |
T6 |
316636 |
871324 |
0 |
0 |
T7 |
928654 |
241189 |
0 |
0 |
T8 |
351840 |
1257767 |
0 |
0 |
T9 |
1019694 |
246033 |
0 |
0 |
T10 |
838972 |
754151 |
0 |
0 |
T11 |
0 |
85261 |
0 |
0 |
T12 |
0 |
13298 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1659843530 |
0 |
0 |
T1 |
986677 |
226432 |
0 |
0 |
T2 |
404670 |
268321 |
0 |
0 |
T3 |
31184 |
10 |
0 |
0 |
T4 |
131609 |
965405 |
0 |
0 |
T5 |
666473 |
0 |
0 |
0 |
T6 |
158318 |
654693 |
0 |
0 |
T7 |
464327 |
0 |
0 |
0 |
T8 |
175920 |
704314 |
0 |
0 |
T9 |
509847 |
242367 |
0 |
0 |
T10 |
419486 |
366564 |
0 |
0 |
T11 |
0 |
85261 |
0 |
0 |
T12 |
0 |
13298 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
986677 |
986585 |
0 |
0 |
T2 |
404670 |
404661 |
0 |
0 |
T3 |
31184 |
31096 |
0 |
0 |
T4 |
131609 |
131606 |
0 |
0 |
T5 |
666473 |
666420 |
0 |
0 |
T6 |
158318 |
158310 |
0 |
0 |
T7 |
464327 |
464266 |
0 |
0 |
T8 |
175920 |
175911 |
0 |
0 |
T9 |
509847 |
509716 |
0 |
0 |
T10 |
419486 |
419481 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
986677 |
986585 |
0 |
0 |
T2 |
404670 |
404661 |
0 |
0 |
T3 |
31184 |
31096 |
0 |
0 |
T4 |
131609 |
131606 |
0 |
0 |
T5 |
666473 |
666420 |
0 |
0 |
T6 |
158318 |
158310 |
0 |
0 |
T7 |
464327 |
464266 |
0 |
0 |
T8 |
175920 |
175911 |
0 |
0 |
T9 |
509847 |
509716 |
0 |
0 |
T10 |
419486 |
419481 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
986677 |
986585 |
0 |
0 |
T2 |
404670 |
404661 |
0 |
0 |
T3 |
31184 |
31096 |
0 |
0 |
T4 |
131609 |
131606 |
0 |
0 |
T5 |
666473 |
666420 |
0 |
0 |
T6 |
158318 |
158310 |
0 |
0 |
T7 |
464327 |
464266 |
0 |
0 |
T8 |
175920 |
175911 |
0 |
0 |
T9 |
509847 |
509716 |
0 |
0 |
T10 |
419486 |
419481 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1659843530 |
0 |
0 |
T1 |
986677 |
226432 |
0 |
0 |
T2 |
404670 |
268321 |
0 |
0 |
T3 |
31184 |
10 |
0 |
0 |
T4 |
131609 |
965405 |
0 |
0 |
T5 |
666473 |
0 |
0 |
0 |
T6 |
158318 |
654693 |
0 |
0 |
T7 |
464327 |
0 |
0 |
0 |
T8 |
175920 |
704314 |
0 |
0 |
T9 |
509847 |
242367 |
0 |
0 |
T10 |
419486 |
366564 |
0 |
0 |
T11 |
0 |
85261 |
0 |
0 |
T12 |
0 |
13298 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T6,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
628477717 |
0 |
0 |
T1 |
986677 |
144559 |
0 |
0 |
T2 |
404670 |
186944 |
0 |
0 |
T3 |
31184 |
540 |
0 |
0 |
T4 |
131609 |
507927 |
0 |
0 |
T5 |
666473 |
337481 |
0 |
0 |
T6 |
158318 |
216631 |
0 |
0 |
T7 |
464327 |
241189 |
0 |
0 |
T8 |
175920 |
553453 |
0 |
0 |
T9 |
509847 |
3666 |
0 |
0 |
T10 |
419486 |
387587 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
986677 |
986585 |
0 |
0 |
T2 |
404670 |
404661 |
0 |
0 |
T3 |
31184 |
31096 |
0 |
0 |
T4 |
131609 |
131606 |
0 |
0 |
T5 |
666473 |
666420 |
0 |
0 |
T6 |
158318 |
158310 |
0 |
0 |
T7 |
464327 |
464266 |
0 |
0 |
T8 |
175920 |
175911 |
0 |
0 |
T9 |
509847 |
509716 |
0 |
0 |
T10 |
419486 |
419481 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
986677 |
986585 |
0 |
0 |
T2 |
404670 |
404661 |
0 |
0 |
T3 |
31184 |
31096 |
0 |
0 |
T4 |
131609 |
131606 |
0 |
0 |
T5 |
666473 |
666420 |
0 |
0 |
T6 |
158318 |
158310 |
0 |
0 |
T7 |
464327 |
464266 |
0 |
0 |
T8 |
175920 |
175911 |
0 |
0 |
T9 |
509847 |
509716 |
0 |
0 |
T10 |
419486 |
419481 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
986677 |
986585 |
0 |
0 |
T2 |
404670 |
404661 |
0 |
0 |
T3 |
31184 |
31096 |
0 |
0 |
T4 |
131609 |
131606 |
0 |
0 |
T5 |
666473 |
666420 |
0 |
0 |
T6 |
158318 |
158310 |
0 |
0 |
T7 |
464327 |
464266 |
0 |
0 |
T8 |
175920 |
175911 |
0 |
0 |
T9 |
509847 |
509716 |
0 |
0 |
T10 |
419486 |
419481 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
628477717 |
0 |
0 |
T1 |
986677 |
144559 |
0 |
0 |
T2 |
404670 |
186944 |
0 |
0 |
T3 |
31184 |
540 |
0 |
0 |
T4 |
131609 |
507927 |
0 |
0 |
T5 |
666473 |
337481 |
0 |
0 |
T6 |
158318 |
216631 |
0 |
0 |
T7 |
464327 |
241189 |
0 |
0 |
T8 |
175920 |
553453 |
0 |
0 |
T9 |
509847 |
3666 |
0 |
0 |
T10 |
419486 |
387587 |
0 |
0 |