Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
293014 |
994485 |
0 |
0 |
T2 |
187358 |
2068 |
0 |
0 |
T3 |
326234 |
345645 |
0 |
0 |
T4 |
343630 |
0 |
0 |
0 |
T5 |
363602 |
240429 |
0 |
0 |
T6 |
679480 |
298866 |
0 |
0 |
T7 |
655784 |
368291 |
0 |
0 |
T8 |
607980 |
882012 |
0 |
0 |
T9 |
466874 |
1300399 |
0 |
0 |
T10 |
874284 |
426770 |
0 |
0 |
T11 |
0 |
155953 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
293014 |
292998 |
0 |
0 |
T2 |
187358 |
187206 |
0 |
0 |
T3 |
326234 |
326214 |
0 |
0 |
T4 |
343630 |
343620 |
0 |
0 |
T5 |
363602 |
363584 |
0 |
0 |
T6 |
679480 |
679218 |
0 |
0 |
T7 |
655784 |
655772 |
0 |
0 |
T8 |
607980 |
607964 |
0 |
0 |
T9 |
466874 |
466864 |
0 |
0 |
T10 |
874284 |
874272 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
293014 |
292998 |
0 |
0 |
T2 |
187358 |
187206 |
0 |
0 |
T3 |
326234 |
326214 |
0 |
0 |
T4 |
343630 |
343620 |
0 |
0 |
T5 |
363602 |
363584 |
0 |
0 |
T6 |
679480 |
679218 |
0 |
0 |
T7 |
655784 |
655772 |
0 |
0 |
T8 |
607980 |
607964 |
0 |
0 |
T9 |
466874 |
466864 |
0 |
0 |
T10 |
874284 |
874272 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
293014 |
292998 |
0 |
0 |
T2 |
187358 |
187206 |
0 |
0 |
T3 |
326234 |
326214 |
0 |
0 |
T4 |
343630 |
343620 |
0 |
0 |
T5 |
363602 |
363584 |
0 |
0 |
T6 |
679480 |
679218 |
0 |
0 |
T7 |
655784 |
655772 |
0 |
0 |
T8 |
607980 |
607964 |
0 |
0 |
T9 |
466874 |
466864 |
0 |
0 |
T10 |
874284 |
874272 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
293014 |
994485 |
0 |
0 |
T2 |
187358 |
2068 |
0 |
0 |
T3 |
326234 |
345645 |
0 |
0 |
T4 |
343630 |
0 |
0 |
0 |
T5 |
363602 |
240429 |
0 |
0 |
T6 |
679480 |
298866 |
0 |
0 |
T7 |
655784 |
368291 |
0 |
0 |
T8 |
607980 |
882012 |
0 |
0 |
T9 |
466874 |
1300399 |
0 |
0 |
T10 |
874284 |
426770 |
0 |
0 |
T11 |
0 |
155953 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1717539941 |
0 |
0 |
T1 |
146507 |
881846 |
0 |
0 |
T2 |
93679 |
10 |
0 |
0 |
T3 |
163117 |
237952 |
0 |
0 |
T4 |
171815 |
0 |
0 |
0 |
T5 |
181801 |
121179 |
0 |
0 |
T6 |
339740 |
197414 |
0 |
0 |
T7 |
327892 |
162168 |
0 |
0 |
T8 |
303990 |
738700 |
0 |
0 |
T9 |
233437 |
947195 |
0 |
0 |
T10 |
437142 |
281277 |
0 |
0 |
T11 |
0 |
142643 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
146507 |
146499 |
0 |
0 |
T2 |
93679 |
93603 |
0 |
0 |
T3 |
163117 |
163107 |
0 |
0 |
T4 |
171815 |
171810 |
0 |
0 |
T5 |
181801 |
181792 |
0 |
0 |
T6 |
339740 |
339609 |
0 |
0 |
T7 |
327892 |
327886 |
0 |
0 |
T8 |
303990 |
303982 |
0 |
0 |
T9 |
233437 |
233432 |
0 |
0 |
T10 |
437142 |
437136 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
146507 |
146499 |
0 |
0 |
T2 |
93679 |
93603 |
0 |
0 |
T3 |
163117 |
163107 |
0 |
0 |
T4 |
171815 |
171810 |
0 |
0 |
T5 |
181801 |
181792 |
0 |
0 |
T6 |
339740 |
339609 |
0 |
0 |
T7 |
327892 |
327886 |
0 |
0 |
T8 |
303990 |
303982 |
0 |
0 |
T9 |
233437 |
233432 |
0 |
0 |
T10 |
437142 |
437136 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
146507 |
146499 |
0 |
0 |
T2 |
93679 |
93603 |
0 |
0 |
T3 |
163117 |
163107 |
0 |
0 |
T4 |
171815 |
171810 |
0 |
0 |
T5 |
181801 |
181792 |
0 |
0 |
T6 |
339740 |
339609 |
0 |
0 |
T7 |
327892 |
327886 |
0 |
0 |
T8 |
303990 |
303982 |
0 |
0 |
T9 |
233437 |
233432 |
0 |
0 |
T10 |
437142 |
437136 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1717539941 |
0 |
0 |
T1 |
146507 |
881846 |
0 |
0 |
T2 |
93679 |
10 |
0 |
0 |
T3 |
163117 |
237952 |
0 |
0 |
T4 |
171815 |
0 |
0 |
0 |
T5 |
181801 |
121179 |
0 |
0 |
T6 |
339740 |
197414 |
0 |
0 |
T7 |
327892 |
162168 |
0 |
0 |
T8 |
303990 |
738700 |
0 |
0 |
T9 |
233437 |
947195 |
0 |
0 |
T10 |
437142 |
281277 |
0 |
0 |
T11 |
0 |
142643 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T8,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
576271562 |
0 |
0 |
T1 |
146507 |
112639 |
0 |
0 |
T2 |
93679 |
2058 |
0 |
0 |
T3 |
163117 |
107693 |
0 |
0 |
T4 |
171815 |
0 |
0 |
0 |
T5 |
181801 |
119250 |
0 |
0 |
T6 |
339740 |
101452 |
0 |
0 |
T7 |
327892 |
206123 |
0 |
0 |
T8 |
303990 |
143312 |
0 |
0 |
T9 |
233437 |
353204 |
0 |
0 |
T10 |
437142 |
145493 |
0 |
0 |
T11 |
0 |
13310 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
146507 |
146499 |
0 |
0 |
T2 |
93679 |
93603 |
0 |
0 |
T3 |
163117 |
163107 |
0 |
0 |
T4 |
171815 |
171810 |
0 |
0 |
T5 |
181801 |
181792 |
0 |
0 |
T6 |
339740 |
339609 |
0 |
0 |
T7 |
327892 |
327886 |
0 |
0 |
T8 |
303990 |
303982 |
0 |
0 |
T9 |
233437 |
233432 |
0 |
0 |
T10 |
437142 |
437136 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
146507 |
146499 |
0 |
0 |
T2 |
93679 |
93603 |
0 |
0 |
T3 |
163117 |
163107 |
0 |
0 |
T4 |
171815 |
171810 |
0 |
0 |
T5 |
181801 |
181792 |
0 |
0 |
T6 |
339740 |
339609 |
0 |
0 |
T7 |
327892 |
327886 |
0 |
0 |
T8 |
303990 |
303982 |
0 |
0 |
T9 |
233437 |
233432 |
0 |
0 |
T10 |
437142 |
437136 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
146507 |
146499 |
0 |
0 |
T2 |
93679 |
93603 |
0 |
0 |
T3 |
163117 |
163107 |
0 |
0 |
T4 |
171815 |
171810 |
0 |
0 |
T5 |
181801 |
181792 |
0 |
0 |
T6 |
339740 |
339609 |
0 |
0 |
T7 |
327892 |
327886 |
0 |
0 |
T8 |
303990 |
303982 |
0 |
0 |
T9 |
233437 |
233432 |
0 |
0 |
T10 |
437142 |
437136 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
576271562 |
0 |
0 |
T1 |
146507 |
112639 |
0 |
0 |
T2 |
93679 |
2058 |
0 |
0 |
T3 |
163117 |
107693 |
0 |
0 |
T4 |
171815 |
0 |
0 |
0 |
T5 |
181801 |
119250 |
0 |
0 |
T6 |
339740 |
101452 |
0 |
0 |
T7 |
327892 |
206123 |
0 |
0 |
T8 |
303990 |
143312 |
0 |
0 |
T9 |
233437 |
353204 |
0 |
0 |
T10 |
437142 |
145493 |
0 |
0 |
T11 |
0 |
13310 |
0 |
0 |