Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
11773 |
0 |
0 |
T2 |
234910 |
485162 |
0 |
0 |
T3 |
414738 |
308210 |
0 |
0 |
T4 |
57032 |
1500 |
0 |
0 |
T5 |
460032 |
658034 |
0 |
0 |
T6 |
218896 |
390398 |
0 |
0 |
T7 |
411856 |
439548 |
0 |
0 |
T8 |
226360 |
83411 |
0 |
0 |
T9 |
254160 |
117872 |
0 |
0 |
T10 |
1811870 |
125097 |
0 |
0 |
T11 |
252302 |
106010 |
0 |
0 |
T12 |
0 |
467243 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200350 |
200186 |
0 |
0 |
T2 |
234910 |
234900 |
0 |
0 |
T3 |
414738 |
414724 |
0 |
0 |
T4 |
57032 |
56906 |
0 |
0 |
T5 |
460032 |
460022 |
0 |
0 |
T6 |
218896 |
218880 |
0 |
0 |
T7 |
411856 |
411842 |
0 |
0 |
T8 |
226360 |
226216 |
0 |
0 |
T9 |
254160 |
254146 |
0 |
0 |
T10 |
1811870 |
1811746 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200350 |
200186 |
0 |
0 |
T2 |
234910 |
234900 |
0 |
0 |
T3 |
414738 |
414724 |
0 |
0 |
T4 |
57032 |
56906 |
0 |
0 |
T5 |
460032 |
460022 |
0 |
0 |
T6 |
218896 |
218880 |
0 |
0 |
T7 |
411856 |
411842 |
0 |
0 |
T8 |
226360 |
226216 |
0 |
0 |
T9 |
254160 |
254146 |
0 |
0 |
T10 |
1811870 |
1811746 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200350 |
200186 |
0 |
0 |
T2 |
234910 |
234900 |
0 |
0 |
T3 |
414738 |
414724 |
0 |
0 |
T4 |
57032 |
56906 |
0 |
0 |
T5 |
460032 |
460022 |
0 |
0 |
T6 |
218896 |
218880 |
0 |
0 |
T7 |
411856 |
411842 |
0 |
0 |
T8 |
226360 |
226216 |
0 |
0 |
T9 |
254160 |
254146 |
0 |
0 |
T10 |
1811870 |
1811746 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
11773 |
0 |
0 |
T2 |
234910 |
485162 |
0 |
0 |
T3 |
414738 |
308210 |
0 |
0 |
T4 |
57032 |
1500 |
0 |
0 |
T5 |
460032 |
658034 |
0 |
0 |
T6 |
218896 |
390398 |
0 |
0 |
T7 |
411856 |
439548 |
0 |
0 |
T8 |
226360 |
83411 |
0 |
0 |
T9 |
254160 |
117872 |
0 |
0 |
T10 |
1811870 |
125097 |
0 |
0 |
T11 |
252302 |
106010 |
0 |
0 |
T12 |
0 |
467243 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1638514287 |
0 |
0 |
T2 |
117455 |
184994 |
0 |
0 |
T3 |
207369 |
186956 |
0 |
0 |
T4 |
28516 |
10 |
0 |
0 |
T5 |
230016 |
524237 |
0 |
0 |
T6 |
109448 |
214679 |
0 |
0 |
T7 |
205928 |
145105 |
0 |
0 |
T8 |
113180 |
0 |
0 |
0 |
T9 |
127080 |
107628 |
0 |
0 |
T10 |
905935 |
118020 |
0 |
0 |
T11 |
252302 |
106010 |
0 |
0 |
T12 |
0 |
467243 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
100093 |
0 |
0 |
T2 |
117455 |
117450 |
0 |
0 |
T3 |
207369 |
207362 |
0 |
0 |
T4 |
28516 |
28453 |
0 |
0 |
T5 |
230016 |
230011 |
0 |
0 |
T6 |
109448 |
109440 |
0 |
0 |
T7 |
205928 |
205921 |
0 |
0 |
T8 |
113180 |
113108 |
0 |
0 |
T9 |
127080 |
127073 |
0 |
0 |
T10 |
905935 |
905873 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
100093 |
0 |
0 |
T2 |
117455 |
117450 |
0 |
0 |
T3 |
207369 |
207362 |
0 |
0 |
T4 |
28516 |
28453 |
0 |
0 |
T5 |
230016 |
230011 |
0 |
0 |
T6 |
109448 |
109440 |
0 |
0 |
T7 |
205928 |
205921 |
0 |
0 |
T8 |
113180 |
113108 |
0 |
0 |
T9 |
127080 |
127073 |
0 |
0 |
T10 |
905935 |
905873 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
100093 |
0 |
0 |
T2 |
117455 |
117450 |
0 |
0 |
T3 |
207369 |
207362 |
0 |
0 |
T4 |
28516 |
28453 |
0 |
0 |
T5 |
230016 |
230011 |
0 |
0 |
T6 |
109448 |
109440 |
0 |
0 |
T7 |
205928 |
205921 |
0 |
0 |
T8 |
113180 |
113108 |
0 |
0 |
T9 |
127080 |
127073 |
0 |
0 |
T10 |
905935 |
905873 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1638514287 |
0 |
0 |
T2 |
117455 |
184994 |
0 |
0 |
T3 |
207369 |
186956 |
0 |
0 |
T4 |
28516 |
10 |
0 |
0 |
T5 |
230016 |
524237 |
0 |
0 |
T6 |
109448 |
214679 |
0 |
0 |
T7 |
205928 |
145105 |
0 |
0 |
T8 |
113180 |
0 |
0 |
0 |
T9 |
127080 |
107628 |
0 |
0 |
T10 |
905935 |
118020 |
0 |
0 |
T11 |
252302 |
106010 |
0 |
0 |
T12 |
0 |
467243 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
559138138 |
0 |
0 |
T1 |
100175 |
11773 |
0 |
0 |
T2 |
117455 |
300168 |
0 |
0 |
T3 |
207369 |
121254 |
0 |
0 |
T4 |
28516 |
1490 |
0 |
0 |
T5 |
230016 |
133797 |
0 |
0 |
T6 |
109448 |
175719 |
0 |
0 |
T7 |
205928 |
294443 |
0 |
0 |
T8 |
113180 |
83411 |
0 |
0 |
T9 |
127080 |
10244 |
0 |
0 |
T10 |
905935 |
7077 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
100093 |
0 |
0 |
T2 |
117455 |
117450 |
0 |
0 |
T3 |
207369 |
207362 |
0 |
0 |
T4 |
28516 |
28453 |
0 |
0 |
T5 |
230016 |
230011 |
0 |
0 |
T6 |
109448 |
109440 |
0 |
0 |
T7 |
205928 |
205921 |
0 |
0 |
T8 |
113180 |
113108 |
0 |
0 |
T9 |
127080 |
127073 |
0 |
0 |
T10 |
905935 |
905873 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
100093 |
0 |
0 |
T2 |
117455 |
117450 |
0 |
0 |
T3 |
207369 |
207362 |
0 |
0 |
T4 |
28516 |
28453 |
0 |
0 |
T5 |
230016 |
230011 |
0 |
0 |
T6 |
109448 |
109440 |
0 |
0 |
T7 |
205928 |
205921 |
0 |
0 |
T8 |
113180 |
113108 |
0 |
0 |
T9 |
127080 |
127073 |
0 |
0 |
T10 |
905935 |
905873 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100175 |
100093 |
0 |
0 |
T2 |
117455 |
117450 |
0 |
0 |
T3 |
207369 |
207362 |
0 |
0 |
T4 |
28516 |
28453 |
0 |
0 |
T5 |
230016 |
230011 |
0 |
0 |
T6 |
109448 |
109440 |
0 |
0 |
T7 |
205928 |
205921 |
0 |
0 |
T8 |
113180 |
113108 |
0 |
0 |
T9 |
127080 |
127073 |
0 |
0 |
T10 |
905935 |
905873 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
559138138 |
0 |
0 |
T1 |
100175 |
11773 |
0 |
0 |
T2 |
117455 |
300168 |
0 |
0 |
T3 |
207369 |
121254 |
0 |
0 |
T4 |
28516 |
1490 |
0 |
0 |
T5 |
230016 |
133797 |
0 |
0 |
T6 |
109448 |
175719 |
0 |
0 |
T7 |
205928 |
294443 |
0 |
0 |
T8 |
113180 |
83411 |
0 |
0 |
T9 |
127080 |
10244 |
0 |
0 |
T10 |
905935 |
7077 |
0 |
0 |