Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1882936 |
1030472 |
0 |
0 |
T2 |
643490 |
369253 |
0 |
0 |
T3 |
564784 |
326008 |
0 |
0 |
T4 |
595082 |
746120 |
0 |
0 |
T5 |
291596 |
18833 |
0 |
0 |
T6 |
580004 |
345265 |
0 |
0 |
T7 |
106906 |
824 |
0 |
0 |
T8 |
239136 |
102430 |
0 |
0 |
T9 |
249884 |
105446 |
0 |
0 |
T10 |
2404 |
0 |
0 |
0 |
T11 |
0 |
111317 |
0 |
0 |
T12 |
0 |
85823 |
0 |
0 |
T13 |
0 |
44837 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1882936 |
1882782 |
0 |
0 |
T2 |
643490 |
643478 |
0 |
0 |
T3 |
564784 |
564772 |
0 |
0 |
T4 |
595082 |
595068 |
0 |
0 |
T5 |
291596 |
291434 |
0 |
0 |
T6 |
580004 |
579988 |
0 |
0 |
T7 |
106906 |
106722 |
0 |
0 |
T8 |
239136 |
238900 |
0 |
0 |
T9 |
249884 |
249712 |
0 |
0 |
T10 |
2404 |
2286 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1882936 |
1882782 |
0 |
0 |
T2 |
643490 |
643478 |
0 |
0 |
T3 |
564784 |
564772 |
0 |
0 |
T4 |
595082 |
595068 |
0 |
0 |
T5 |
291596 |
291434 |
0 |
0 |
T6 |
580004 |
579988 |
0 |
0 |
T7 |
106906 |
106722 |
0 |
0 |
T8 |
239136 |
238900 |
0 |
0 |
T9 |
249884 |
249712 |
0 |
0 |
T10 |
2404 |
2286 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1882936 |
1882782 |
0 |
0 |
T2 |
643490 |
643478 |
0 |
0 |
T3 |
564784 |
564772 |
0 |
0 |
T4 |
595082 |
595068 |
0 |
0 |
T5 |
291596 |
291434 |
0 |
0 |
T6 |
580004 |
579988 |
0 |
0 |
T7 |
106906 |
106722 |
0 |
0 |
T8 |
239136 |
238900 |
0 |
0 |
T9 |
249884 |
249712 |
0 |
0 |
T10 |
2404 |
2286 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1882936 |
1030472 |
0 |
0 |
T2 |
643490 |
369253 |
0 |
0 |
T3 |
564784 |
326008 |
0 |
0 |
T4 |
595082 |
746120 |
0 |
0 |
T5 |
291596 |
18833 |
0 |
0 |
T6 |
580004 |
345265 |
0 |
0 |
T7 |
106906 |
824 |
0 |
0 |
T8 |
239136 |
102430 |
0 |
0 |
T9 |
249884 |
105446 |
0 |
0 |
T10 |
2404 |
0 |
0 |
0 |
T11 |
0 |
111317 |
0 |
0 |
T12 |
0 |
85823 |
0 |
0 |
T13 |
0 |
44837 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1792499453 |
0 |
0 |
T1 |
941468 |
907751 |
0 |
0 |
T2 |
321745 |
286667 |
0 |
0 |
T3 |
282392 |
138872 |
0 |
0 |
T4 |
297541 |
228473 |
0 |
0 |
T5 |
145798 |
17495 |
0 |
0 |
T6 |
290002 |
224009 |
0 |
0 |
T7 |
53453 |
10 |
0 |
0 |
T8 |
119568 |
102430 |
0 |
0 |
T9 |
124942 |
61367 |
0 |
0 |
T10 |
1202 |
0 |
0 |
0 |
T11 |
0 |
111317 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
941468 |
941391 |
0 |
0 |
T2 |
321745 |
321739 |
0 |
0 |
T3 |
282392 |
282386 |
0 |
0 |
T4 |
297541 |
297534 |
0 |
0 |
T5 |
145798 |
145717 |
0 |
0 |
T6 |
290002 |
289994 |
0 |
0 |
T7 |
53453 |
53361 |
0 |
0 |
T8 |
119568 |
119450 |
0 |
0 |
T9 |
124942 |
124856 |
0 |
0 |
T10 |
1202 |
1143 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
941468 |
941391 |
0 |
0 |
T2 |
321745 |
321739 |
0 |
0 |
T3 |
282392 |
282386 |
0 |
0 |
T4 |
297541 |
297534 |
0 |
0 |
T5 |
145798 |
145717 |
0 |
0 |
T6 |
290002 |
289994 |
0 |
0 |
T7 |
53453 |
53361 |
0 |
0 |
T8 |
119568 |
119450 |
0 |
0 |
T9 |
124942 |
124856 |
0 |
0 |
T10 |
1202 |
1143 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
941468 |
941391 |
0 |
0 |
T2 |
321745 |
321739 |
0 |
0 |
T3 |
282392 |
282386 |
0 |
0 |
T4 |
297541 |
297534 |
0 |
0 |
T5 |
145798 |
145717 |
0 |
0 |
T6 |
290002 |
289994 |
0 |
0 |
T7 |
53453 |
53361 |
0 |
0 |
T8 |
119568 |
119450 |
0 |
0 |
T9 |
124942 |
124856 |
0 |
0 |
T10 |
1202 |
1143 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1792499453 |
0 |
0 |
T1 |
941468 |
907751 |
0 |
0 |
T2 |
321745 |
286667 |
0 |
0 |
T3 |
282392 |
138872 |
0 |
0 |
T4 |
297541 |
228473 |
0 |
0 |
T5 |
145798 |
17495 |
0 |
0 |
T6 |
290002 |
224009 |
0 |
0 |
T7 |
53453 |
10 |
0 |
0 |
T8 |
119568 |
102430 |
0 |
0 |
T9 |
124942 |
61367 |
0 |
0 |
T10 |
1202 |
0 |
0 |
0 |
T11 |
0 |
111317 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
738792695 |
0 |
0 |
T1 |
941468 |
122721 |
0 |
0 |
T2 |
321745 |
82586 |
0 |
0 |
T3 |
282392 |
187136 |
0 |
0 |
T4 |
297541 |
517647 |
0 |
0 |
T5 |
145798 |
1338 |
0 |
0 |
T6 |
290002 |
121256 |
0 |
0 |
T7 |
53453 |
814 |
0 |
0 |
T8 |
119568 |
0 |
0 |
0 |
T9 |
124942 |
44079 |
0 |
0 |
T10 |
1202 |
0 |
0 |
0 |
T12 |
0 |
85823 |
0 |
0 |
T13 |
0 |
44837 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
941468 |
941391 |
0 |
0 |
T2 |
321745 |
321739 |
0 |
0 |
T3 |
282392 |
282386 |
0 |
0 |
T4 |
297541 |
297534 |
0 |
0 |
T5 |
145798 |
145717 |
0 |
0 |
T6 |
290002 |
289994 |
0 |
0 |
T7 |
53453 |
53361 |
0 |
0 |
T8 |
119568 |
119450 |
0 |
0 |
T9 |
124942 |
124856 |
0 |
0 |
T10 |
1202 |
1143 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
941468 |
941391 |
0 |
0 |
T2 |
321745 |
321739 |
0 |
0 |
T3 |
282392 |
282386 |
0 |
0 |
T4 |
297541 |
297534 |
0 |
0 |
T5 |
145798 |
145717 |
0 |
0 |
T6 |
290002 |
289994 |
0 |
0 |
T7 |
53453 |
53361 |
0 |
0 |
T8 |
119568 |
119450 |
0 |
0 |
T9 |
124942 |
124856 |
0 |
0 |
T10 |
1202 |
1143 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
941468 |
941391 |
0 |
0 |
T2 |
321745 |
321739 |
0 |
0 |
T3 |
282392 |
282386 |
0 |
0 |
T4 |
297541 |
297534 |
0 |
0 |
T5 |
145798 |
145717 |
0 |
0 |
T6 |
290002 |
289994 |
0 |
0 |
T7 |
53453 |
53361 |
0 |
0 |
T8 |
119568 |
119450 |
0 |
0 |
T9 |
124942 |
124856 |
0 |
0 |
T10 |
1202 |
1143 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
738792695 |
0 |
0 |
T1 |
941468 |
122721 |
0 |
0 |
T2 |
321745 |
82586 |
0 |
0 |
T3 |
282392 |
187136 |
0 |
0 |
T4 |
297541 |
517647 |
0 |
0 |
T5 |
145798 |
1338 |
0 |
0 |
T6 |
290002 |
121256 |
0 |
0 |
T7 |
53453 |
814 |
0 |
0 |
T8 |
119568 |
0 |
0 |
0 |
T9 |
124942 |
44079 |
0 |
0 |
T10 |
1202 |
0 |
0 |
0 |
T12 |
0 |
85823 |
0 |
0 |
T13 |
0 |
44837 |
0 |
0 |