Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T9,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
275472 |
0 |
0 |
T2 |
672194 |
42 |
0 |
0 |
T3 |
376360 |
110893 |
0 |
0 |
T4 |
450730 |
268777 |
0 |
0 |
T5 |
315310 |
21499 |
0 |
0 |
T6 |
394872 |
135267 |
0 |
0 |
T7 |
261854 |
62089 |
0 |
0 |
T8 |
32282 |
900 |
0 |
0 |
T9 |
316498 |
370409 |
0 |
0 |
T10 |
1555986 |
595341 |
0 |
0 |
T11 |
452716 |
0 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T13 |
0 |
430217 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1432692 |
1432574 |
0 |
0 |
T2 |
672194 |
672082 |
0 |
0 |
T3 |
376360 |
376154 |
0 |
0 |
T4 |
450730 |
450718 |
0 |
0 |
T5 |
315310 |
315170 |
0 |
0 |
T6 |
394872 |
394692 |
0 |
0 |
T7 |
261854 |
261600 |
0 |
0 |
T8 |
32282 |
32148 |
0 |
0 |
T9 |
316498 |
316482 |
0 |
0 |
T10 |
1555986 |
1555850 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1432692 |
1432574 |
0 |
0 |
T2 |
672194 |
672082 |
0 |
0 |
T3 |
376360 |
376154 |
0 |
0 |
T4 |
450730 |
450718 |
0 |
0 |
T5 |
315310 |
315170 |
0 |
0 |
T6 |
394872 |
394692 |
0 |
0 |
T7 |
261854 |
261600 |
0 |
0 |
T8 |
32282 |
32148 |
0 |
0 |
T9 |
316498 |
316482 |
0 |
0 |
T10 |
1555986 |
1555850 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1432692 |
1432574 |
0 |
0 |
T2 |
672194 |
672082 |
0 |
0 |
T3 |
376360 |
376154 |
0 |
0 |
T4 |
450730 |
450718 |
0 |
0 |
T5 |
315310 |
315170 |
0 |
0 |
T6 |
394872 |
394692 |
0 |
0 |
T7 |
261854 |
261600 |
0 |
0 |
T8 |
32282 |
32148 |
0 |
0 |
T9 |
316498 |
316482 |
0 |
0 |
T10 |
1555986 |
1555850 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
275472 |
0 |
0 |
T2 |
672194 |
42 |
0 |
0 |
T3 |
376360 |
110893 |
0 |
0 |
T4 |
450730 |
268777 |
0 |
0 |
T5 |
315310 |
21499 |
0 |
0 |
T6 |
394872 |
135267 |
0 |
0 |
T7 |
261854 |
62089 |
0 |
0 |
T8 |
32282 |
900 |
0 |
0 |
T9 |
316498 |
370409 |
0 |
0 |
T10 |
1555986 |
595341 |
0 |
0 |
T11 |
452716 |
0 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T13 |
0 |
430217 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T10,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T9,T10,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1699384601 |
0 |
0 |
T2 |
336097 |
1 |
0 |
0 |
T3 |
188180 |
67817 |
0 |
0 |
T4 |
225365 |
221383 |
0 |
0 |
T5 |
157655 |
19830 |
0 |
0 |
T6 |
197436 |
0 |
0 |
0 |
T7 |
130927 |
43642 |
0 |
0 |
T8 |
16141 |
10 |
0 |
0 |
T9 |
158249 |
111748 |
0 |
0 |
T10 |
777993 |
81466 |
0 |
0 |
T11 |
452716 |
0 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T13 |
0 |
430217 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
716287 |
0 |
0 |
T2 |
336097 |
336041 |
0 |
0 |
T3 |
188180 |
188077 |
0 |
0 |
T4 |
225365 |
225359 |
0 |
0 |
T5 |
157655 |
157585 |
0 |
0 |
T6 |
197436 |
197346 |
0 |
0 |
T7 |
130927 |
130800 |
0 |
0 |
T8 |
16141 |
16074 |
0 |
0 |
T9 |
158249 |
158241 |
0 |
0 |
T10 |
777993 |
777925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
716287 |
0 |
0 |
T2 |
336097 |
336041 |
0 |
0 |
T3 |
188180 |
188077 |
0 |
0 |
T4 |
225365 |
225359 |
0 |
0 |
T5 |
157655 |
157585 |
0 |
0 |
T6 |
197436 |
197346 |
0 |
0 |
T7 |
130927 |
130800 |
0 |
0 |
T8 |
16141 |
16074 |
0 |
0 |
T9 |
158249 |
158241 |
0 |
0 |
T10 |
777993 |
777925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
716287 |
0 |
0 |
T2 |
336097 |
336041 |
0 |
0 |
T3 |
188180 |
188077 |
0 |
0 |
T4 |
225365 |
225359 |
0 |
0 |
T5 |
157655 |
157585 |
0 |
0 |
T6 |
197436 |
197346 |
0 |
0 |
T7 |
130927 |
130800 |
0 |
0 |
T8 |
16141 |
16074 |
0 |
0 |
T9 |
158249 |
158241 |
0 |
0 |
T10 |
777993 |
777925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1699384601 |
0 |
0 |
T2 |
336097 |
1 |
0 |
0 |
T3 |
188180 |
67817 |
0 |
0 |
T4 |
225365 |
221383 |
0 |
0 |
T5 |
157655 |
19830 |
0 |
0 |
T6 |
197436 |
0 |
0 |
0 |
T7 |
130927 |
43642 |
0 |
0 |
T8 |
16141 |
10 |
0 |
0 |
T9 |
158249 |
111748 |
0 |
0 |
T10 |
777993 |
81466 |
0 |
0 |
T11 |
452716 |
0 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T13 |
0 |
430217 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T11,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
593643067 |
0 |
0 |
T1 |
716346 |
275472 |
0 |
0 |
T2 |
336097 |
41 |
0 |
0 |
T3 |
188180 |
43076 |
0 |
0 |
T4 |
225365 |
47394 |
0 |
0 |
T5 |
157655 |
1669 |
0 |
0 |
T6 |
197436 |
135267 |
0 |
0 |
T7 |
130927 |
18447 |
0 |
0 |
T8 |
16141 |
890 |
0 |
0 |
T9 |
158249 |
258661 |
0 |
0 |
T10 |
777993 |
513875 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
716287 |
0 |
0 |
T2 |
336097 |
336041 |
0 |
0 |
T3 |
188180 |
188077 |
0 |
0 |
T4 |
225365 |
225359 |
0 |
0 |
T5 |
157655 |
157585 |
0 |
0 |
T6 |
197436 |
197346 |
0 |
0 |
T7 |
130927 |
130800 |
0 |
0 |
T8 |
16141 |
16074 |
0 |
0 |
T9 |
158249 |
158241 |
0 |
0 |
T10 |
777993 |
777925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
716287 |
0 |
0 |
T2 |
336097 |
336041 |
0 |
0 |
T3 |
188180 |
188077 |
0 |
0 |
T4 |
225365 |
225359 |
0 |
0 |
T5 |
157655 |
157585 |
0 |
0 |
T6 |
197436 |
197346 |
0 |
0 |
T7 |
130927 |
130800 |
0 |
0 |
T8 |
16141 |
16074 |
0 |
0 |
T9 |
158249 |
158241 |
0 |
0 |
T10 |
777993 |
777925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
716346 |
716287 |
0 |
0 |
T2 |
336097 |
336041 |
0 |
0 |
T3 |
188180 |
188077 |
0 |
0 |
T4 |
225365 |
225359 |
0 |
0 |
T5 |
157655 |
157585 |
0 |
0 |
T6 |
197436 |
197346 |
0 |
0 |
T7 |
130927 |
130800 |
0 |
0 |
T8 |
16141 |
16074 |
0 |
0 |
T9 |
158249 |
158241 |
0 |
0 |
T10 |
777993 |
777925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
593643067 |
0 |
0 |
T1 |
716346 |
275472 |
0 |
0 |
T2 |
336097 |
41 |
0 |
0 |
T3 |
188180 |
43076 |
0 |
0 |
T4 |
225365 |
47394 |
0 |
0 |
T5 |
157655 |
1669 |
0 |
0 |
T6 |
197436 |
135267 |
0 |
0 |
T7 |
130927 |
18447 |
0 |
0 |
T8 |
16141 |
890 |
0 |
0 |
T9 |
158249 |
258661 |
0 |
0 |
T10 |
777993 |
513875 |
0 |
0 |