Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
440846 |
222475 |
0 |
0 |
T2 |
886296 |
425191 |
0 |
0 |
T3 |
380868 |
112061 |
0 |
0 |
T4 |
1603132 |
602431 |
0 |
0 |
T5 |
1277042 |
739856 |
0 |
0 |
T6 |
741682 |
561895 |
0 |
0 |
T7 |
267780 |
349203 |
0 |
0 |
T8 |
1231628 |
209725 |
0 |
0 |
T9 |
1180362 |
604149 |
0 |
0 |
T10 |
1341866 |
1116838 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
440846 |
440578 |
0 |
0 |
T2 |
886296 |
886280 |
0 |
0 |
T3 |
380868 |
380550 |
0 |
0 |
T4 |
1603132 |
1602986 |
0 |
0 |
T5 |
1277042 |
1277026 |
0 |
0 |
T6 |
741682 |
741670 |
0 |
0 |
T7 |
267780 |
267778 |
0 |
0 |
T8 |
1231628 |
1231518 |
0 |
0 |
T9 |
1180362 |
1180162 |
0 |
0 |
T10 |
1341866 |
1341852 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
440846 |
440578 |
0 |
0 |
T2 |
886296 |
886280 |
0 |
0 |
T3 |
380868 |
380550 |
0 |
0 |
T4 |
1603132 |
1602986 |
0 |
0 |
T5 |
1277042 |
1277026 |
0 |
0 |
T6 |
741682 |
741670 |
0 |
0 |
T7 |
267780 |
267778 |
0 |
0 |
T8 |
1231628 |
1231518 |
0 |
0 |
T9 |
1180362 |
1180162 |
0 |
0 |
T10 |
1341866 |
1341852 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
440846 |
440578 |
0 |
0 |
T2 |
886296 |
886280 |
0 |
0 |
T3 |
380868 |
380550 |
0 |
0 |
T4 |
1603132 |
1602986 |
0 |
0 |
T5 |
1277042 |
1277026 |
0 |
0 |
T6 |
741682 |
741670 |
0 |
0 |
T7 |
267780 |
267778 |
0 |
0 |
T8 |
1231628 |
1231518 |
0 |
0 |
T9 |
1180362 |
1180162 |
0 |
0 |
T10 |
1341866 |
1341852 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
440846 |
222475 |
0 |
0 |
T2 |
886296 |
425191 |
0 |
0 |
T3 |
380868 |
112061 |
0 |
0 |
T4 |
1603132 |
602431 |
0 |
0 |
T5 |
1277042 |
739856 |
0 |
0 |
T6 |
741682 |
561895 |
0 |
0 |
T7 |
267780 |
349203 |
0 |
0 |
T8 |
1231628 |
209725 |
0 |
0 |
T9 |
1180362 |
604149 |
0 |
0 |
T10 |
1341866 |
1116838 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1849979648 |
0 |
0 |
T1 |
220423 |
163114 |
0 |
0 |
T2 |
443148 |
194816 |
0 |
0 |
T3 |
190434 |
97385 |
0 |
0 |
T4 |
801566 |
137104 |
0 |
0 |
T5 |
638521 |
364284 |
0 |
0 |
T6 |
370841 |
335638 |
0 |
0 |
T7 |
133890 |
122060 |
0 |
0 |
T8 |
615814 |
72622 |
0 |
0 |
T9 |
590181 |
588930 |
0 |
0 |
T10 |
670933 |
568459 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
220423 |
220289 |
0 |
0 |
T2 |
443148 |
443140 |
0 |
0 |
T3 |
190434 |
190275 |
0 |
0 |
T4 |
801566 |
801493 |
0 |
0 |
T5 |
638521 |
638513 |
0 |
0 |
T6 |
370841 |
370835 |
0 |
0 |
T7 |
133890 |
133889 |
0 |
0 |
T8 |
615814 |
615759 |
0 |
0 |
T9 |
590181 |
590081 |
0 |
0 |
T10 |
670933 |
670926 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
220423 |
220289 |
0 |
0 |
T2 |
443148 |
443140 |
0 |
0 |
T3 |
190434 |
190275 |
0 |
0 |
T4 |
801566 |
801493 |
0 |
0 |
T5 |
638521 |
638513 |
0 |
0 |
T6 |
370841 |
370835 |
0 |
0 |
T7 |
133890 |
133889 |
0 |
0 |
T8 |
615814 |
615759 |
0 |
0 |
T9 |
590181 |
590081 |
0 |
0 |
T10 |
670933 |
670926 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
220423 |
220289 |
0 |
0 |
T2 |
443148 |
443140 |
0 |
0 |
T3 |
190434 |
190275 |
0 |
0 |
T4 |
801566 |
801493 |
0 |
0 |
T5 |
638521 |
638513 |
0 |
0 |
T6 |
370841 |
370835 |
0 |
0 |
T7 |
133890 |
133889 |
0 |
0 |
T8 |
615814 |
615759 |
0 |
0 |
T9 |
590181 |
590081 |
0 |
0 |
T10 |
670933 |
670926 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1849979648 |
0 |
0 |
T1 |
220423 |
163114 |
0 |
0 |
T2 |
443148 |
194816 |
0 |
0 |
T3 |
190434 |
97385 |
0 |
0 |
T4 |
801566 |
137104 |
0 |
0 |
T5 |
638521 |
364284 |
0 |
0 |
T6 |
370841 |
335638 |
0 |
0 |
T7 |
133890 |
122060 |
0 |
0 |
T8 |
615814 |
72622 |
0 |
0 |
T9 |
590181 |
588930 |
0 |
0 |
T10 |
670933 |
568459 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T11,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
673040156 |
0 |
0 |
T1 |
220423 |
59361 |
0 |
0 |
T2 |
443148 |
230375 |
0 |
0 |
T3 |
190434 |
14676 |
0 |
0 |
T4 |
801566 |
465327 |
0 |
0 |
T5 |
638521 |
375572 |
0 |
0 |
T6 |
370841 |
226257 |
0 |
0 |
T7 |
133890 |
227143 |
0 |
0 |
T8 |
615814 |
137103 |
0 |
0 |
T9 |
590181 |
15219 |
0 |
0 |
T10 |
670933 |
548379 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
220423 |
220289 |
0 |
0 |
T2 |
443148 |
443140 |
0 |
0 |
T3 |
190434 |
190275 |
0 |
0 |
T4 |
801566 |
801493 |
0 |
0 |
T5 |
638521 |
638513 |
0 |
0 |
T6 |
370841 |
370835 |
0 |
0 |
T7 |
133890 |
133889 |
0 |
0 |
T8 |
615814 |
615759 |
0 |
0 |
T9 |
590181 |
590081 |
0 |
0 |
T10 |
670933 |
670926 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
220423 |
220289 |
0 |
0 |
T2 |
443148 |
443140 |
0 |
0 |
T3 |
190434 |
190275 |
0 |
0 |
T4 |
801566 |
801493 |
0 |
0 |
T5 |
638521 |
638513 |
0 |
0 |
T6 |
370841 |
370835 |
0 |
0 |
T7 |
133890 |
133889 |
0 |
0 |
T8 |
615814 |
615759 |
0 |
0 |
T9 |
590181 |
590081 |
0 |
0 |
T10 |
670933 |
670926 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
220423 |
220289 |
0 |
0 |
T2 |
443148 |
443140 |
0 |
0 |
T3 |
190434 |
190275 |
0 |
0 |
T4 |
801566 |
801493 |
0 |
0 |
T5 |
638521 |
638513 |
0 |
0 |
T6 |
370841 |
370835 |
0 |
0 |
T7 |
133890 |
133889 |
0 |
0 |
T8 |
615814 |
615759 |
0 |
0 |
T9 |
590181 |
590081 |
0 |
0 |
T10 |
670933 |
670926 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
673040156 |
0 |
0 |
T1 |
220423 |
59361 |
0 |
0 |
T2 |
443148 |
230375 |
0 |
0 |
T3 |
190434 |
14676 |
0 |
0 |
T4 |
801566 |
465327 |
0 |
0 |
T5 |
638521 |
375572 |
0 |
0 |
T6 |
370841 |
226257 |
0 |
0 |
T7 |
133890 |
227143 |
0 |
0 |
T8 |
615814 |
137103 |
0 |
0 |
T9 |
590181 |
15219 |
0 |
0 |
T10 |
670933 |
548379 |
0 |
0 |