Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2586 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2586 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4531 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
48 |
1 |
|
|
T30 |
1 |
|
T32 |
1 |
|
T33 |
1 |
values[2] |
44 |
1 |
|
|
T20 |
1 |
|
T31 |
1 |
|
T35 |
1 |
values[3] |
45 |
1 |
|
|
T19 |
1 |
|
T27 |
1 |
|
T20 |
1 |
values[4] |
43 |
1 |
|
|
T32 |
1 |
|
T36 |
1 |
|
T78 |
1 |
values[5] |
48 |
1 |
|
|
T20 |
2 |
|
T30 |
3 |
|
T32 |
1 |
values[6] |
57 |
1 |
|
|
T27 |
3 |
|
T30 |
1 |
|
T33 |
1 |
values[7] |
62 |
1 |
|
|
T27 |
3 |
|
T30 |
1 |
|
T31 |
1 |
values[8] |
86 |
1 |
|
|
T19 |
1 |
|
T20 |
1 |
|
T30 |
1 |
values[9] |
67 |
1 |
|
|
T19 |
2 |
|
T27 |
1 |
|
T20 |
1 |
values[10] |
97 |
1 |
|
|
T19 |
3 |
|
T27 |
2 |
|
T30 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2353 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
13 |
1 |
|
|
T33 |
1 |
|
T259 |
1 |
|
T192 |
1 |
auto[UartTx] |
values[2] |
18 |
1 |
|
|
T31 |
1 |
|
T35 |
1 |
|
T259 |
4 |
auto[UartTx] |
values[3] |
16 |
1 |
|
|
T35 |
1 |
|
T81 |
1 |
|
T376 |
1 |
auto[UartTx] |
values[4] |
16 |
1 |
|
|
T36 |
1 |
|
T78 |
1 |
|
T377 |
1 |
auto[UartTx] |
values[5] |
19 |
1 |
|
|
T30 |
2 |
|
T32 |
1 |
|
T192 |
1 |
auto[UartTx] |
values[6] |
18 |
1 |
|
|
T27 |
1 |
|
T33 |
1 |
|
T259 |
2 |
auto[UartTx] |
values[7] |
27 |
1 |
|
|
T27 |
3 |
|
T30 |
1 |
|
T31 |
1 |
auto[UartTx] |
values[8] |
39 |
1 |
|
|
T20 |
1 |
|
T30 |
1 |
|
T32 |
2 |
auto[UartTx] |
values[9] |
23 |
1 |
|
|
T20 |
1 |
|
T31 |
1 |
|
T34 |
1 |
auto[UartTx] |
values[10] |
33 |
1 |
|
|
T19 |
2 |
|
T27 |
1 |
|
T33 |
1 |
auto[UartRx] |
values[0] |
2178 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
35 |
1 |
|
|
T30 |
1 |
|
T32 |
1 |
|
T259 |
3 |
auto[UartRx] |
values[2] |
26 |
1 |
|
|
T20 |
1 |
|
T80 |
1 |
|
T81 |
1 |
auto[UartRx] |
values[3] |
29 |
1 |
|
|
T19 |
1 |
|
T27 |
1 |
|
T20 |
1 |
auto[UartRx] |
values[4] |
27 |
1 |
|
|
T32 |
1 |
|
T80 |
1 |
|
T378 |
1 |
auto[UartRx] |
values[5] |
29 |
1 |
|
|
T20 |
2 |
|
T30 |
1 |
|
T259 |
1 |
auto[UartRx] |
values[6] |
39 |
1 |
|
|
T27 |
2 |
|
T30 |
1 |
|
T34 |
1 |
auto[UartRx] |
values[7] |
35 |
1 |
|
|
T32 |
1 |
|
T34 |
3 |
|
T35 |
1 |
auto[UartRx] |
values[8] |
47 |
1 |
|
|
T19 |
1 |
|
T32 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[9] |
44 |
1 |
|
|
T19 |
2 |
|
T27 |
1 |
|
T31 |
1 |
auto[UartRx] |
values[10] |
64 |
1 |
|
|
T19 |
1 |
|
T27 |
1 |
|
T30 |
1 |