Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
158100 |
0 |
0 |
| T1 |
402863 |
12 |
0 |
0 |
| T2 |
401813 |
9 |
0 |
0 |
| T3 |
11305 |
984 |
0 |
0 |
| T4 |
402403 |
9 |
0 |
0 |
| T5 |
402861 |
16 |
0 |
0 |
| T6 |
403549 |
20 |
0 |
0 |
| T7 |
402185 |
10 |
0 |
0 |
| T8 |
403669 |
8 |
0 |
0 |
| T9 |
407266 |
12 |
0 |
0 |
| T10 |
401418 |
8 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
213239731 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
213239731 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
213239731 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
727 |
727 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
194762 |
0 |
0 |
| T1 |
402863 |
12 |
0 |
0 |
| T2 |
401813 |
9 |
0 |
0 |
| T3 |
11305 |
4311 |
0 |
0 |
| T4 |
402403 |
47 |
0 |
0 |
| T5 |
402861 |
16 |
0 |
0 |
| T6 |
403549 |
86 |
0 |
0 |
| T7 |
402185 |
10 |
0 |
0 |
| T8 |
403669 |
8 |
0 |
0 |
| T9 |
407266 |
12 |
0 |
0 |
| T10 |
401418 |
8 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
213239731 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
213239731 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
213346323 |
213239731 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
727 |
727 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 26 | 19 | 73.08 |
| Logical | 26 | 19 | 73.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T21 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T21 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T35,T36 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T21 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T21 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T21 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T21 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T21 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T2,T4,T21 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T21 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T21 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
186 |
0 |
0 |
| T2 |
401813 |
2 |
0 |
0 |
| T3 |
11305 |
0 |
0 |
0 |
| T4 |
402403 |
7 |
0 |
0 |
| T5 |
402861 |
0 |
0 |
0 |
| T6 |
403549 |
0 |
0 |
0 |
| T7 |
402185 |
0 |
0 |
0 |
| T8 |
403669 |
0 |
0 |
0 |
| T9 |
407266 |
0 |
0 |
0 |
| T10 |
401418 |
0 |
0 |
0 |
| T11 |
402250 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
186 |
0 |
0 |
| T2 |
401813 |
2 |
0 |
0 |
| T3 |
11305 |
0 |
0 |
0 |
| T4 |
402403 |
7 |
0 |
0 |
| T5 |
402861 |
0 |
0 |
0 |
| T6 |
403549 |
0 |
0 |
0 |
| T7 |
402185 |
0 |
0 |
0 |
| T8 |
403669 |
0 |
0 |
0 |
| T9 |
407266 |
0 |
0 |
0 |
| T10 |
401418 |
0 |
0 |
0 |
| T11 |
402250 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 26 | 18 | 69.23 |
| Logical | 26 | 18 | 69.23 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T21 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T21 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T21 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T21 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T21 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T21 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T21 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T2,T4,T21 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T21 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T21 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
100 |
0 |
0 |
| T2 |
401813 |
2 |
0 |
0 |
| T3 |
11305 |
0 |
0 |
0 |
| T4 |
402403 |
2 |
0 |
0 |
| T5 |
402861 |
0 |
0 |
0 |
| T6 |
403549 |
0 |
0 |
0 |
| T7 |
402185 |
0 |
0 |
0 |
| T8 |
403669 |
0 |
0 |
0 |
| T9 |
407266 |
0 |
0 |
0 |
| T10 |
401418 |
0 |
0 |
0 |
| T11 |
402250 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
100 |
0 |
0 |
| T2 |
401813 |
2 |
0 |
0 |
| T3 |
11305 |
0 |
0 |
0 |
| T4 |
402403 |
2 |
0 |
0 |
| T5 |
402861 |
0 |
0 |
0 |
| T6 |
403549 |
0 |
0 |
0 |
| T7 |
402185 |
0 |
0 |
0 |
| T8 |
403669 |
0 |
0 |
0 |
| T9 |
407266 |
0 |
0 |
0 |
| T10 |
401418 |
0 |
0 |
0 |
| T11 |
402250 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| ALWAYS | 157 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 172 |
1 |
1 |
| 173 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 34 | 26 | 76.47 |
| Logical | 34 | 26 | 76.47 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T35,T37 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T21 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T35,T36 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T21 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T35,T37 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T21 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T35,T37 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T21 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T21 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T35,T37 |
| 1 | 0 | Covered | T2,T4,T21 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T21 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
11 |
91.67 |
| TERNARY |
88 |
3 |
2 |
66.67 |
| TERNARY |
172 |
2 |
2 |
100.00 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T35,T37 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T21 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T21 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T21 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
186 |
0 |
0 |
| T2 |
401813 |
2 |
0 |
0 |
| T3 |
11305 |
0 |
0 |
0 |
| T4 |
402403 |
7 |
0 |
0 |
| T5 |
402861 |
0 |
0 |
0 |
| T6 |
403549 |
0 |
0 |
0 |
| T7 |
402185 |
0 |
0 |
0 |
| T8 |
403669 |
0 |
0 |
0 |
| T9 |
407266 |
0 |
0 |
0 |
| T10 |
401418 |
0 |
0 |
0 |
| T11 |
402250 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
212628313 |
0 |
0 |
| T1 |
402863 |
402676 |
0 |
0 |
| T2 |
401813 |
401582 |
0 |
0 |
| T3 |
11305 |
11217 |
0 |
0 |
| T4 |
402403 |
402156 |
0 |
0 |
| T5 |
402861 |
402715 |
0 |
0 |
| T6 |
403549 |
403366 |
0 |
0 |
| T7 |
402185 |
402041 |
0 |
0 |
| T8 |
403669 |
403572 |
0 |
0 |
| T9 |
407266 |
407114 |
0 |
0 |
| T10 |
401418 |
401362 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212714257 |
186 |
0 |
0 |
| T2 |
401813 |
2 |
0 |
0 |
| T3 |
11305 |
0 |
0 |
0 |
| T4 |
402403 |
7 |
0 |
0 |
| T5 |
402861 |
0 |
0 |
0 |
| T6 |
403549 |
0 |
0 |
0 |
| T7 |
402185 |
0 |
0 |
0 |
| T8 |
403669 |
0 |
0 |
0 |
| T9 |
407266 |
0 |
0 |
0 |
| T10 |
401418 |
0 |
0 |
0 |
| T11 |
402250 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |