Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 24 | 17 | 70.83 |
Logical | 24 | 17 | 70.83 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T44,T45,T46 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T13,T14 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T11,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T13,T14 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T45,T46 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T13,T14 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T44,T45,T46 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
7 |
87.50 |
TERNARY |
88 |
3 |
2 |
66.67 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T44,T45,T46 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T13,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
20240961 |
0 |
0 |
T11 |
406747 |
399859 |
0 |
0 |
T12 |
404565 |
0 |
0 |
0 |
T13 |
0 |
399890 |
0 |
0 |
T14 |
0 |
400050 |
0 |
0 |
T20 |
403886 |
0 |
0 |
0 |
T25 |
401125 |
0 |
0 |
0 |
T27 |
1068 |
0 |
0 |
0 |
T29 |
0 |
399938 |
0 |
0 |
T30 |
401729 |
0 |
0 |
0 |
T31 |
401526 |
0 |
0 |
0 |
T32 |
1230 |
0 |
0 |
0 |
T42 |
403187 |
0 |
0 |
0 |
T43 |
401664 |
0 |
0 |
0 |
T44 |
0 |
4493 |
0 |
0 |
T45 |
0 |
5686 |
0 |
0 |
T46 |
0 |
1810 |
0 |
0 |
T75 |
0 |
400040 |
0 |
0 |
T76 |
0 |
399986 |
0 |
0 |
T77 |
0 |
399826 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
20240961 |
0 |
0 |
T11 |
406747 |
399859 |
0 |
0 |
T12 |
404565 |
0 |
0 |
0 |
T13 |
0 |
399890 |
0 |
0 |
T14 |
0 |
400050 |
0 |
0 |
T20 |
403886 |
0 |
0 |
0 |
T25 |
401125 |
0 |
0 |
0 |
T27 |
1068 |
0 |
0 |
0 |
T29 |
0 |
399938 |
0 |
0 |
T30 |
401729 |
0 |
0 |
0 |
T31 |
401526 |
0 |
0 |
0 |
T32 |
1230 |
0 |
0 |
0 |
T42 |
403187 |
0 |
0 |
0 |
T43 |
401664 |
0 |
0 |
0 |
T44 |
0 |
4493 |
0 |
0 |
T45 |
0 |
5686 |
0 |
0 |
T46 |
0 |
1810 |
0 |
0 |
T75 |
0 |
400040 |
0 |
0 |
T76 |
0 |
399986 |
0 |
0 |
T77 |
0 |
399826 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 24 | 17 | 70.83 |
Logical | 24 | 17 | 70.83 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T44,T45,T46 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T45,T46 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T44,T45,T46 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
7 |
87.50 |
TERNARY |
88 |
3 |
2 |
66.67 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T44,T45,T46 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
216425335 |
0 |
0 |
T1 |
403126 |
402005 |
0 |
0 |
T2 |
401933 |
399908 |
0 |
0 |
T3 |
1215 |
0 |
0 |
0 |
T4 |
401723 |
400287 |
0 |
0 |
T5 |
404196 |
403632 |
0 |
0 |
T6 |
401849 |
400572 |
0 |
0 |
T7 |
401218 |
0 |
0 |
0 |
T8 |
401657 |
399997 |
0 |
0 |
T9 |
402976 |
402305 |
0 |
0 |
T10 |
1138 |
0 |
0 |
0 |
T11 |
0 |
2359 |
0 |
0 |
T21 |
0 |
402176 |
0 |
0 |
T28 |
0 |
402288 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
216425335 |
0 |
0 |
T1 |
403126 |
402005 |
0 |
0 |
T2 |
401933 |
399908 |
0 |
0 |
T3 |
1215 |
0 |
0 |
0 |
T4 |
401723 |
400287 |
0 |
0 |
T5 |
404196 |
403632 |
0 |
0 |
T6 |
401849 |
400572 |
0 |
0 |
T7 |
401218 |
0 |
0 |
0 |
T8 |
401657 |
399997 |
0 |
0 |
T9 |
402976 |
402305 |
0 |
0 |
T10 |
1138 |
0 |
0 |
0 |
T11 |
0 |
2359 |
0 |
0 |
T21 |
0 |
402176 |
0 |
0 |
T28 |
0 |
402288 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 26 | 16 | 61.54 |
Logical | 26 | 16 | 61.54 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
8 |
80.00 |
TERNARY |
88 |
3 |
1 |
33.33 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
55963 |
0 |
0 |
T1 |
403126 |
88 |
0 |
0 |
T2 |
401933 |
100 |
0 |
0 |
T3 |
1215 |
0 |
0 |
0 |
T4 |
401723 |
109 |
0 |
0 |
T5 |
404196 |
123 |
0 |
0 |
T6 |
401849 |
82 |
0 |
0 |
T7 |
401218 |
0 |
0 |
0 |
T8 |
401657 |
100 |
0 |
0 |
T9 |
402976 |
0 |
0 |
0 |
T10 |
1138 |
0 |
0 |
0 |
T11 |
0 |
198 |
0 |
0 |
T28 |
0 |
101 |
0 |
0 |
T30 |
0 |
111 |
0 |
0 |
T31 |
0 |
82 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
277474874 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277577482 |
55963 |
0 |
0 |
T1 |
403126 |
88 |
0 |
0 |
T2 |
401933 |
100 |
0 |
0 |
T3 |
1215 |
0 |
0 |
0 |
T4 |
401723 |
109 |
0 |
0 |
T5 |
404196 |
123 |
0 |
0 |
T6 |
401849 |
82 |
0 |
0 |
T7 |
401218 |
0 |
0 |
0 |
T8 |
401657 |
100 |
0 |
0 |
T9 |
402976 |
0 |
0 |
0 |
T10 |
1138 |
0 |
0 |
0 |
T11 |
0 |
198 |
0 |
0 |
T28 |
0 |
101 |
0 |
0 |
T30 |
0 |
111 |
0 |
0 |
T31 |
0 |
82 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
229077 |
0 |
0 |
T1 |
403126 |
24 |
0 |
0 |
T2 |
401933 |
11 |
0 |
0 |
T3 |
1215 |
11 |
0 |
0 |
T4 |
401723 |
10 |
0 |
0 |
T5 |
404196 |
16 |
0 |
0 |
T6 |
401849 |
13 |
0 |
0 |
T7 |
401218 |
7 |
0 |
0 |
T8 |
401657 |
11 |
0 |
0 |
T9 |
402976 |
10 |
0 |
0 |
T10 |
1138 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
932 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
337254 |
0 |
0 |
T1 |
403126 |
24 |
0 |
0 |
T2 |
401933 |
11 |
0 |
0 |
T3 |
1215 |
11 |
0 |
0 |
T4 |
401723 |
47 |
0 |
0 |
T5 |
404196 |
16 |
0 |
0 |
T6 |
401849 |
13 |
0 |
0 |
T7 |
401218 |
33 |
0 |
0 |
T8 |
401657 |
52 |
0 |
0 |
T9 |
402976 |
47 |
0 |
0 |
T10 |
1138 |
56 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
932 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
36849 |
0 |
0 |
T1 |
403126 |
13 |
0 |
0 |
T2 |
401933 |
2 |
0 |
0 |
T3 |
1215 |
0 |
0 |
0 |
T4 |
401723 |
0 |
0 |
0 |
T5 |
404196 |
0 |
0 |
0 |
T6 |
401849 |
2 |
0 |
0 |
T7 |
401218 |
0 |
0 |
0 |
T8 |
401657 |
2 |
0 |
0 |
T9 |
402976 |
0 |
0 |
0 |
T10 |
1138 |
0 |
0 |
0 |
T11 |
0 |
18 |
0 |
0 |
T20 |
0 |
16 |
0 |
0 |
T28 |
0 |
15 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T42 |
0 |
13 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
932 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
50652 |
0 |
0 |
T1 |
403126 |
13 |
0 |
0 |
T2 |
401933 |
2 |
0 |
0 |
T3 |
1215 |
0 |
0 |
0 |
T4 |
401723 |
0 |
0 |
0 |
T5 |
404196 |
0 |
0 |
0 |
T6 |
401849 |
2 |
0 |
0 |
T7 |
401218 |
0 |
0 |
0 |
T8 |
401657 |
6 |
0 |
0 |
T9 |
402976 |
0 |
0 |
0 |
T10 |
1138 |
0 |
0 |
0 |
T11 |
0 |
18 |
0 |
0 |
T20 |
0 |
16 |
0 |
0 |
T28 |
0 |
15 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T42 |
0 |
13 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278315424 |
278183890 |
0 |
0 |
T1 |
403126 |
403066 |
0 |
0 |
T2 |
401933 |
401752 |
0 |
0 |
T3 |
1215 |
1037 |
0 |
0 |
T4 |
401723 |
401671 |
0 |
0 |
T5 |
404196 |
404050 |
0 |
0 |
T6 |
401849 |
401753 |
0 |
0 |
T7 |
401218 |
401141 |
0 |
0 |
T8 |
401657 |
401441 |
0 |
0 |
T9 |
402976 |
402856 |
0 |
0 |
T10 |
1138 |
970 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
932 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |