Line Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=108,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=65,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T87,T88 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T24,T89,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T21 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T21 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T87,T88 |
1 | 0 | Covered | T2,T3,T21 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T21 |
1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T52,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 + Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T21 |
0 |
Covered |
T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 + Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
331404856 |
0 |
0 |
T1 |
2427204 |
401703 |
0 |
0 |
T2 |
4418194 |
400628 |
0 |
0 |
T3 |
4420999 |
400639 |
0 |
0 |
T14 |
4429326 |
402104 |
0 |
0 |
T15 |
2413122 |
0 |
0 |
0 |
T16 |
402659 |
0 |
0 |
0 |
T17 |
4430624 |
400825 |
0 |
0 |
T18 |
4456155 |
401915 |
0 |
0 |
T19 |
4441899 |
401246 |
0 |
0 |
T20 |
4436916 |
401214 |
0 |
0 |
T21 |
4420647 |
400597 |
0 |
0 |
T22 |
79836 |
16095 |
0 |
0 |
T24 |
0 |
400632 |
0 |
0 |
T25 |
0 |
400495 |
0 |
0 |
T26 |
405249 |
0 |
0 |
0 |
T30 |
0 |
400561 |
0 |
0 |
T34 |
405929 |
0 |
0 |
0 |
T35 |
403642 |
80 |
0 |
0 |
T36 |
403655 |
80 |
0 |
0 |
T41 |
402021 |
0 |
0 |
0 |
T42 |
402096 |
0 |
0 |
0 |
T52 |
3708 |
2028 |
0 |
0 |
T53 |
0 |
2300 |
0 |
0 |
T89 |
0 |
10 |
0 |
0 |
T90 |
0 |
10 |
0 |
0 |
T91 |
0 |
65 |
0 |
0 |
T92 |
0 |
50 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4854408 |
4853652 |
0 |
0 |
T2 |
4819848 |
4819020 |
0 |
0 |
T3 |
4822908 |
4822140 |
0 |
0 |
T14 |
4831992 |
4829952 |
0 |
0 |
T17 |
4833408 |
4832292 |
0 |
0 |
T18 |
4861260 |
4860552 |
0 |
0 |
T19 |
4845708 |
4845000 |
0 |
0 |
T20 |
4840272 |
4839564 |
0 |
0 |
T21 |
4822524 |
4821516 |
0 |
0 |
T22 |
79836 |
78948 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4854408 |
4853652 |
0 |
0 |
T2 |
4819848 |
4819020 |
0 |
0 |
T3 |
4822908 |
4822140 |
0 |
0 |
T14 |
4831992 |
4829952 |
0 |
0 |
T17 |
4833408 |
4832292 |
0 |
0 |
T18 |
4861260 |
4860552 |
0 |
0 |
T19 |
4845708 |
4845000 |
0 |
0 |
T20 |
4840272 |
4839564 |
0 |
0 |
T21 |
4822524 |
4821516 |
0 |
0 |
T22 |
79836 |
78948 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4854408 |
4853652 |
0 |
0 |
T2 |
4819848 |
4819020 |
0 |
0 |
T3 |
4822908 |
4822140 |
0 |
0 |
T14 |
4831992 |
4829952 |
0 |
0 |
T17 |
4833408 |
4832292 |
0 |
0 |
T18 |
4861260 |
4860552 |
0 |
0 |
T19 |
4845708 |
4845000 |
0 |
0 |
T20 |
4840272 |
4839564 |
0 |
0 |
T21 |
4822524 |
4821516 |
0 |
0 |
T22 |
79836 |
78948 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
326915465 |
0 |
0 |
T1 |
809068 |
401643 |
0 |
0 |
T2 |
2008270 |
400576 |
0 |
0 |
T3 |
2009545 |
400591 |
0 |
0 |
T14 |
2013330 |
402064 |
0 |
0 |
T15 |
1608748 |
0 |
0 |
0 |
T16 |
402659 |
0 |
0 |
0 |
T17 |
2013920 |
400769 |
0 |
0 |
T18 |
2025525 |
401859 |
0 |
0 |
T19 |
2019045 |
401186 |
0 |
0 |
T20 |
2016780 |
401154 |
0 |
0 |
T21 |
2009385 |
400545 |
0 |
0 |
T22 |
39918 |
11245 |
0 |
0 |
T24 |
0 |
400576 |
0 |
0 |
T25 |
0 |
400495 |
0 |
0 |
T26 |
405249 |
0 |
0 |
0 |
T30 |
0 |
400561 |
0 |
0 |
T34 |
405929 |
0 |
0 |
0 |
T35 |
403642 |
48 |
0 |
0 |
T36 |
403655 |
48 |
0 |
0 |
T41 |
402021 |
0 |
0 |
0 |
T42 |
402096 |
0 |
0 |
0 |
T52 |
3708 |
2028 |
0 |
0 |
T53 |
0 |
2300 |
0 |
0 |
T89 |
0 |
6 |
0 |
0 |
T90 |
0 |
6 |
0 |
0 |
T91 |
0 |
39 |
0 |
0 |
T92 |
0 |
30 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6864 |
6864 |
0 |
0 |
T1 |
6 |
6 |
0 |
0 |
T2 |
6 |
6 |
0 |
0 |
T3 |
6 |
6 |
0 |
0 |
T14 |
6 |
6 |
0 |
0 |
T17 |
6 |
6 |
0 |
0 |
T18 |
6 |
6 |
0 |
0 |
T19 |
6 |
6 |
0 |
0 |
T20 |
6 |
6 |
0 |
0 |
T21 |
6 |
6 |
0 |
0 |
T22 |
6 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
1840875 |
0 |
0 |
T1 |
404534 |
99 |
0 |
0 |
T2 |
401654 |
82 |
0 |
0 |
T3 |
401909 |
101 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T17 |
402784 |
1883 |
0 |
0 |
T18 |
405105 |
3016 |
0 |
0 |
T19 |
403809 |
99 |
0 |
0 |
T20 |
403356 |
99 |
0 |
0 |
T21 |
401877 |
99 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T34 |
0 |
104 |
0 |
0 |
T41 |
0 |
99 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
1840875 |
0 |
0 |
T1 |
404534 |
99 |
0 |
0 |
T2 |
401654 |
82 |
0 |
0 |
T3 |
401909 |
101 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T17 |
402784 |
1883 |
0 |
0 |
T18 |
405105 |
3016 |
0 |
0 |
T19 |
403809 |
99 |
0 |
0 |
T20 |
403356 |
99 |
0 |
0 |
T21 |
401877 |
99 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T34 |
0 |
104 |
0 |
0 |
T41 |
0 |
99 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
204203 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
12 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
204203 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
12 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T52,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T22,T52,T24 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T22,T52,T24 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T22,T52,T24 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T24,T25,T30 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T22,T52,T24 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
20269797 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T16 |
402659 |
0 |
0 |
0 |
T22 |
6653 |
5242 |
0 |
0 |
T24 |
0 |
400524 |
0 |
0 |
T25 |
0 |
400495 |
0 |
0 |
T26 |
405249 |
0 |
0 |
0 |
T30 |
0 |
400561 |
0 |
0 |
T34 |
405929 |
0 |
0 |
0 |
T35 |
403642 |
0 |
0 |
0 |
T36 |
403655 |
0 |
0 |
0 |
T41 |
402021 |
0 |
0 |
0 |
T42 |
402096 |
0 |
0 |
0 |
T52 |
3708 |
2028 |
0 |
0 |
T53 |
0 |
2300 |
0 |
0 |
T93 |
0 |
400541 |
0 |
0 |
T94 |
0 |
5283 |
0 |
0 |
T95 |
0 |
400570 |
0 |
0 |
T96 |
0 |
2291 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
20269797 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T16 |
402659 |
0 |
0 |
0 |
T22 |
6653 |
5242 |
0 |
0 |
T24 |
0 |
400524 |
0 |
0 |
T25 |
0 |
400495 |
0 |
0 |
T26 |
405249 |
0 |
0 |
0 |
T30 |
0 |
400561 |
0 |
0 |
T34 |
405929 |
0 |
0 |
0 |
T35 |
403642 |
0 |
0 |
0 |
T36 |
403655 |
0 |
0 |
0 |
T41 |
402021 |
0 |
0 |
0 |
T42 |
402096 |
0 |
0 |
0 |
T52 |
3708 |
2028 |
0 |
0 |
T53 |
0 |
2300 |
0 |
0 |
T93 |
0 |
400541 |
0 |
0 |
T94 |
0 |
5283 |
0 |
0 |
T95 |
0 |
400570 |
0 |
0 |
T96 |
0 |
2291 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T52,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
303508725 |
0 |
0 |
T1 |
404534 |
401643 |
0 |
0 |
T2 |
401654 |
400570 |
0 |
0 |
T3 |
401909 |
400585 |
0 |
0 |
T14 |
402666 |
402064 |
0 |
0 |
T17 |
402784 |
400769 |
0 |
0 |
T18 |
405105 |
401859 |
0 |
0 |
T19 |
403809 |
401186 |
0 |
0 |
T20 |
403356 |
401154 |
0 |
0 |
T21 |
401877 |
400539 |
0 |
0 |
T22 |
6653 |
6003 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
303508725 |
0 |
0 |
T1 |
404534 |
401643 |
0 |
0 |
T2 |
401654 |
400570 |
0 |
0 |
T3 |
401909 |
400585 |
0 |
0 |
T14 |
402666 |
402064 |
0 |
0 |
T17 |
402784 |
400769 |
0 |
0 |
T18 |
405105 |
401859 |
0 |
0 |
T19 |
403809 |
401186 |
0 |
0 |
T20 |
403356 |
401154 |
0 |
0 |
T21 |
401877 |
400539 |
0 |
0 |
T22 |
6653 |
6003 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T24,T89,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
685341 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
28 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
685341 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
28 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T87,T88 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T24,T89,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T21 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T21 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T21 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T87,T88 |
1 | 0 | Covered | T2,T3,T21 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
406524 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
12 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
397938644 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398034438 |
406524 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
12 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
850334 |
0 |
0 |
T1 |
404534 |
15 |
0 |
0 |
T2 |
401654 |
13 |
0 |
0 |
T3 |
401909 |
12 |
0 |
0 |
T14 |
402666 |
10 |
0 |
0 |
T17 |
402784 |
14 |
0 |
0 |
T18 |
405105 |
14 |
0 |
0 |
T19 |
403809 |
15 |
0 |
0 |
T20 |
403356 |
15 |
0 |
0 |
T21 |
401877 |
13 |
0 |
0 |
T22 |
6653 |
620 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144 |
1144 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
1428149 |
0 |
0 |
T1 |
404534 |
15 |
0 |
0 |
T2 |
401654 |
13 |
0 |
0 |
T3 |
401909 |
12 |
0 |
0 |
T14 |
402666 |
10 |
0 |
0 |
T17 |
402784 |
14 |
0 |
0 |
T18 |
405105 |
14 |
0 |
0 |
T19 |
403809 |
15 |
0 |
0 |
T20 |
403356 |
15 |
0 |
0 |
T21 |
401877 |
13 |
0 |
0 |
T22 |
6653 |
1805 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144 |
1144 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
377020 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
28 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144 |
1144 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
731288 |
0 |
0 |
T2 |
401654 |
2 |
0 |
0 |
T3 |
401909 |
2 |
0 |
0 |
T14 |
402666 |
0 |
0 |
0 |
T15 |
402187 |
0 |
0 |
0 |
T17 |
402784 |
0 |
0 |
0 |
T18 |
405105 |
0 |
0 |
0 |
T19 |
403809 |
0 |
0 |
0 |
T20 |
403356 |
0 |
0 |
0 |
T21 |
401877 |
2 |
0 |
0 |
T22 |
6653 |
0 |
0 |
0 |
T24 |
0 |
28 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
16 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
13 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144 |
1144 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
405739 |
0 |
0 |
T1 |
404534 |
15 |
0 |
0 |
T2 |
401654 |
11 |
0 |
0 |
T3 |
401909 |
10 |
0 |
0 |
T14 |
402666 |
10 |
0 |
0 |
T17 |
402784 |
14 |
0 |
0 |
T18 |
405105 |
14 |
0 |
0 |
T19 |
403809 |
15 |
0 |
0 |
T20 |
403356 |
15 |
0 |
0 |
T21 |
401877 |
11 |
0 |
0 |
T22 |
6653 |
620 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144 |
1144 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
696861 |
0 |
0 |
T1 |
404534 |
15 |
0 |
0 |
T2 |
401654 |
11 |
0 |
0 |
T3 |
401909 |
10 |
0 |
0 |
T14 |
402666 |
10 |
0 |
0 |
T17 |
402784 |
14 |
0 |
0 |
T18 |
405105 |
14 |
0 |
0 |
T19 |
403809 |
15 |
0 |
0 |
T20 |
403356 |
15 |
0 |
0 |
T21 |
401877 |
11 |
0 |
0 |
T22 |
6653 |
1805 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398730682 |
398606802 |
0 |
0 |
T1 |
404534 |
404471 |
0 |
0 |
T2 |
401654 |
401585 |
0 |
0 |
T3 |
401909 |
401845 |
0 |
0 |
T14 |
402666 |
402496 |
0 |
0 |
T17 |
402784 |
402691 |
0 |
0 |
T18 |
405105 |
405046 |
0 |
0 |
T19 |
403809 |
403750 |
0 |
0 |
T20 |
403356 |
403297 |
0 |
0 |
T21 |
401877 |
401793 |
0 |
0 |
T22 |
6653 |
6579 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144 |
1144 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |