Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T35,T36 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T16,T35,T36 |
| 1 | 0 | Covered | T16,T35,T36 |
| 1 | 1 | Covered | T16,T35,T36 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T16,T35,T36 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1731903 |
1725810 |
0 |
0 |
|
selKnown1 |
100 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1731903 |
1725810 |
0 |
0 |
| T2 |
23 |
20 |
0 |
0 |
| T3 |
23 |
20 |
0 |
0 |
| T5 |
2 |
20 |
0 |
0 |
| T8 |
3 |
0 |
0 |
0 |
| T11 |
450 |
445 |
0 |
0 |
| T12 |
0 |
1060 |
0 |
0 |
| T15 |
3 |
0 |
0 |
0 |
| T17 |
416 |
411 |
0 |
0 |
| T18 |
369 |
364 |
0 |
0 |
| T19 |
25 |
20 |
0 |
0 |
| T20 |
25 |
20 |
0 |
0 |
| T21 |
2 |
20 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T29 |
0 |
2 |
0 |
0 |
| T32 |
2 |
0 |
0 |
0 |
| T37 |
189 |
184 |
0 |
0 |
| T38 |
4 |
2 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
100 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T3,T11 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T16,T35,T36 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T11 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
32479 |
31379 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32479 |
31379 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T11 |
2 |
1 |
0 |
0 |
| T12 |
0 |
530 |
0 |
0 |
| T17 |
2 |
1 |
0 |
0 |
| T18 |
2 |
1 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T37 |
2 |
1 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 6 | 66.67 |
| Logical | 9 | 6 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T16,T35,T36 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T35,T41,T42 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
556952 |
555648 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
556952 |
555648 |
0 |
0 |
| T2 |
8 |
7 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T5 |
0 |
7 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T11 |
149 |
148 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T17 |
138 |
137 |
0 |
0 |
| T18 |
122 |
121 |
0 |
0 |
| T19 |
8 |
7 |
0 |
0 |
| T20 |
8 |
7 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T37 |
62 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T3,T11 |
| 1 | 0 | Covered | T16,T35,T36 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T16,T35,T36 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T16,T35,T36 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T11 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32479 |
31379 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T11 |
2 |
1 |
0 |
0 |
| T12 |
0 |
530 |
0 |
0 |
| T17 |
2 |
1 |
0 |
0 |
| T18 |
2 |
1 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T37 |
2 |
1 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
50 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T35,T36 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T16,T35,T36 |
| 1 | 0 | Covered | T41,T42,T43 |
| 1 | 1 | Covered | T16,T35,T36 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T35,T41,T42 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
556952 |
555648 |
0 |
0 |
|
selKnown1 |
24 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
556952 |
555648 |
0 |
0 |
| T2 |
8 |
7 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T5 |
0 |
7 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T11 |
149 |
148 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T17 |
138 |
137 |
0 |
0 |
| T18 |
122 |
121 |
0 |
0 |
| T19 |
8 |
7 |
0 |
0 |
| T20 |
8 |
7 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T37 |
62 |
61 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T44,T42,T43 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T44,T42,T43 |
| 1 | 0 | Covered | T16,T35,T36 |
| 1 | 1 | Covered | T44,T42,T43 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T16,T36,T45 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
553041 |
551756 |
0 |
0 |
|
selKnown1 |
26 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
553041 |
551756 |
0 |
0 |
| T2 |
7 |
6 |
0 |
0 |
| T3 |
7 |
6 |
0 |
0 |
| T5 |
0 |
6 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T11 |
148 |
147 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T17 |
136 |
135 |
0 |
0 |
| T18 |
121 |
120 |
0 |
0 |
| T19 |
7 |
6 |
0 |
0 |
| T20 |
7 |
6 |
0 |
0 |
| T21 |
0 |
6 |
0 |
0 |
| T37 |
61 |
60 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26 |
0 |
0 |
0 |