Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.47 95.12 77.78 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.14 92.59 67.16 94.27 91.67 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 86.51 92.59 90.00 76.92



Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.66 98.46 80.53 91.67 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73



Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.14 92.59 67.16 94.27 91.67 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.14 92.59 67.16 94.27 91.67 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.66 98.46 80.53 91.67 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73



Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.66 98.46 80.53 91.67 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73



Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Line Coverage for Module self-instances :
SCORELINE
91.07 100.00
tb.dut.usbdev_avsetupfifo

SCORELINE
91.07 100.00
tb.dut.usbdev_avoutfifo

Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Line Coverage for Module self-instances :
SCORELINE
90.62 100.00
tb.dut.usbdev_rxfifo

Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=108,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=65,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 )
Line Coverage for Module self-instances :
SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.fifo_h.reqfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.fifo_h.rspfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Line Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
SCORELINE
92.19 100.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

SCORELINE
90.62 100.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
SCORELINE
93.75 100.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Module : prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
SCORECOND
93.75 75.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT81,T82,T83
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T19,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT19,T26,T84
110Not Covered
111CoveredT2,T19,T20

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T19,T20

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T19,T20

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT81,T82,T83
10CoveredT2,T19,T20
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T19,T20
1CoveredT1,T2,T3

Cond Coverage for Module : prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Cond Coverage for Module self-instances :
SCORECOND
91.07 64.29
tb.dut.usbdev_avsetupfifo

SCORECOND
91.07 64.29
tb.dut.usbdev_avoutfifo

TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T53,T54
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT2,T11,T17

Cond Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 + Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
SCORECOND
90.62 62.50
tb.dut.usbdev_rxfifo

SCORECOND
92.19 68.75
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T19,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T11,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T11,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T11,T17
110Not Covered
111CoveredT2,T17,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T11,T17
1CoveredT1,T2,T3

Cond Coverage for Module : prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
SCORECOND
90.62 62.50
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T19,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T19,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T19,T20
1CoveredT1,T2,T3

Branch Coverage for Module : prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 )
Branch Coverage for Module self-instances :
SCOREBRANCH
91.07 100.00
tb.dut.usbdev_avsetupfifo

SCOREBRANCH
91.07 100.00
tb.dut.usbdev_avoutfifo

Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Branch Coverage for Module : prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
SCOREBRANCH
93.75 100.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T19,T20
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T19,T20


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T19,T20
0 Covered T1,T2,T3


Branch Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 + Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
SCOREBRANCH
90.62 100.00
tb.dut.usbdev_rxfifo

SCOREBRANCH
92.19 100.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

SCOREBRANCH
90.62 100.00
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T11,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T11,T17
0 Covered T1,T2,T3


Assert Coverage for Module : prim_fifo_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 450878397 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 2147483647 445871030 0 0
gen_passthru_fifo.paramCheckPass 8874 8874 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 450878397 0 0
T1 35724 12964 0 0
T2 4828152 401061 0 0
T3 4824804 400747 0 0
T8 4824312 401183 0 0
T11 4918488 402282 0 0
T12 0 22313 0 0
T13 0 44329 0 0
T15 4827816 36 0 0
T17 4879224 402411 0 0
T18 4862088 401749 0 0
T19 4843488 400726 0 0
T20 4831248 400718 0 0
T21 0 400498 0 0
T22 0 401667 0 0
T26 0 400777 0 0
T31 0 80 0 0
T37 2430324 401058 0 0
T52 0 70 0 0
T53 0 1837 0 0
T84 0 400730 0 0
T85 0 25 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 71448 70536 0 0
T2 4828152 4827396 0 0
T3 4824804 4822908 0 0
T8 4824312 4823160 0 0
T11 4918488 4917360 0 0
T15 4827816 4825992 0 0
T17 4879224 4878168 0 0
T18 4862088 4861116 0 0
T19 4843488 4842648 0 0
T20 4831248 4830420 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 71448 70536 0 0
T2 4828152 4827396 0 0
T3 4824804 4822908 0 0
T8 4824312 4823160 0 0
T11 4918488 4917360 0 0
T15 4827816 4825992 0 0
T17 4879224 4878168 0 0
T18 4862088 4861116 0 0
T19 4843488 4842648 0 0
T20 4831248 4830420 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 71448 70536 0 0
T2 4828152 4827396 0 0
T3 4824804 4822908 0 0
T8 4824312 4823160 0 0
T11 4918488 4917360 0 0
T15 4827816 4825992 0 0
T17 4879224 4878168 0 0
T18 4862088 4861116 0 0
T19 4843488 4842648 0 0
T20 4831248 4830420 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 445871030 0 0
T1 11908 8368 0 0
T2 2414076 400997 0 0
T3 2412402 400699 0 0
T8 2412156 401151 0 0
T11 2459244 402242 0 0
T12 0 11643 0 0
T13 0 23143 0 0
T15 2413908 0 0 0
T17 2439612 402351 0 0
T18 2431044 401709 0 0
T19 2421744 400678 0 0
T20 2415624 400666 0 0
T21 0 400498 0 0
T22 0 401667 0 0
T26 0 400729 0 0
T31 0 48 0 0
T37 1620216 401058 0 0
T49 0 400438 0 0
T52 0 42 0 0
T53 0 1837 0 0
T84 0 400708 0 0
T85 0 15 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 8874 8874 0 0
T1 6 6 0 0
T2 6 6 0 0
T3 6 6 0 0
T8 6 6 0 0
T11 6 6 0 0
T15 6 6 0 0
T17 6 6 0 0
T18 6 6 0 0
T19 6 6 0 0
T20 6 6 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T11,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T11,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T11,T17
110Not Covered
111CoveredT2,T17,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T11,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T11,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T11,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517227383 2174410 0 0
DepthKnown_A 517227383 517109671 0 0
RvalidKnown_A 517227383 517109671 0 0
WreadyKnown_A 517227383 517109671 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 517227383 2174410 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 2174410 0 0
T2 402346 91 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 3224 0 0
T12 0 24605 0 0
T15 402318 0 0 0
T17 406602 101 0 0
T18 405174 2856 0 0
T19 403624 100 0 0
T20 402604 81 0 0
T21 0 1005 0 0
T37 405054 1901 0 0
T38 0 1167 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 2174410 0 0
T2 402346 91 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 3224 0 0
T12 0 24605 0 0
T15 402318 0 0 0
T17 406602 101 0 0
T18 405174 2856 0 0
T19 403624 100 0 0
T20 402604 81 0 0
T21 0 1005 0 0
T37 405054 1901 0 0
T38 0 1167 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T19,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T19,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T19,T20
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T19,T20


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T19,T20
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517227383 191913 0 0
DepthKnown_A 517227383 517109671 0 0
RvalidKnown_A 517227383 517109671 0 0
WreadyKnown_A 517227383 517109671 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 517227383 191913 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 191913 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 3154 0 0
T13 0 6275 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 9 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 5 0 0
T85 0 5 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 191913 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 3154 0 0
T13 0 6275 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 9 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 5 0 0
T85 0 5 0 0

Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T53,T54
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T21,T53

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T21,T53

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T21,T53
110Not Covered
111CoveredT21,T22,T26

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T21,T53
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517227383 60588499 0 0
DepthKnown_A 517227383 517109671 0 0
RvalidKnown_A 517227383 517109671 0 0
WreadyKnown_A 517227383 517109671 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 517227383 60588499 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 60588499 0 0
T1 5954 3464 0 0
T2 402346 0 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 0 0 0
T20 402604 0 0 0
T21 0 400498 0 0
T22 0 401667 0 0
T26 0 400687 0 0
T48 0 400655 0 0
T49 0 400438 0 0
T53 0 1837 0 0
T81 0 400548 0 0
T84 0 400687 0 0
T86 0 401102 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 60588499 0 0
T1 5954 3464 0 0
T2 402346 0 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 0 0 0
T20 402604 0 0 0
T21 0 400498 0 0
T22 0 401667 0 0
T26 0 400687 0 0
T48 0 400655 0 0
T49 0 400438 0 0
T53 0 1837 0 0
T81 0 400548 0 0
T84 0 400687 0 0
T86 0 401102 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T53,T54
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT2,T11,T17

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517227383 381802038 0 0
DepthKnown_A 517227383 517109671 0 0
RvalidKnown_A 517227383 517109671 0 0
WreadyKnown_A 517227383 517109671 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 517227383 381802038 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 381802038 0 0
T1 5954 4904 0 0
T2 402346 400982 0 0
T3 402067 400699 0 0
T8 402026 401151 0 0
T11 409874 402242 0 0
T15 402318 0 0 0
T17 406602 402351 0 0
T18 405174 401709 0 0
T19 403624 400672 0 0
T20 402604 400660 0 0
T37 0 401058 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 381802038 0 0
T1 5954 4904 0 0
T2 402346 400982 0 0
T3 402067 400699 0 0
T8 402026 401151 0 0
T11 409874 402242 0 0
T15 402318 0 0 0
T17 406602 402351 0 0
T18 405174 401709 0 0
T19 403624 400672 0 0
T20 402604 400660 0 0
T37 0 401058 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T19,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T19,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT19,T26,T84
110Not Covered
111CoveredT2,T19,T20

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T19,T20
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T19,T20


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T19,T20
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517227383 700147 0 0
DepthKnown_A 517227383 517109671 0 0
RvalidKnown_A 517227383 517109671 0 0
WreadyKnown_A 517227383 517109671 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 517227383 700147 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 700147 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 5335 0 0
T13 0 10593 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 24 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 11 0 0
T85 0 5 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 700147 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 5335 0 0
T13 0 10593 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 24 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 11 0 0
T85 0 5 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT81,T82,T83
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T19,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T19,T20

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT19,T26,T84
110Not Covered
111CoveredT2,T19,T20

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T19,T20

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T19,T20

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT81,T82,T83
10CoveredT2,T19,T20
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T19,T20
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T19,T20
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T19,T20


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T19,T20
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517227383 414023 0 0
DepthKnown_A 517227383 517109671 0 0
RvalidKnown_A 517227383 517109671 0 0
WreadyKnown_A 517227383 517109671 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 517227383 414023 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 414023 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 3154 0 0
T13 0 6275 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 9 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 5 0 0
T85 0 5 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 517109671 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 517227383 414023 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 3154 0 0
T13 0 6275 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 9 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 5 0 0
T85 0 5 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 518660105 974972 0 0
DepthKnown_A 518660105 518492363 0 0
RvalidKnown_A 518660105 518492363 0 0
WreadyKnown_A 518660105 518492363 0 0
gen_passthru_fifo.paramCheckPass 1479 1479 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 974972 0 0
T1 5954 427 0 0
T2 402346 16 0 0
T3 402067 12 0 0
T8 402026 8 0 0
T11 409874 10 0 0
T15 402318 9 0 0
T17 406602 15 0 0
T18 405174 10 0 0
T19 403624 12 0 0
T20 402604 13 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1479 1479 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T8 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 518660105 1562885 0 0
DepthKnown_A 518660105 518492363 0 0
RvalidKnown_A 518660105 518492363 0 0
WreadyKnown_A 518660105 518492363 0 0
gen_passthru_fifo.paramCheckPass 1479 1479 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 1562885 0 0
T1 5954 1871 0 0
T2 402346 16 0 0
T3 402067 12 0 0
T8 402026 8 0 0
T11 409874 10 0 0
T15 402318 9 0 0
T17 406602 15 0 0
T18 405174 10 0 0
T19 403624 12 0 0
T20 402604 13 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1479 1479 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T8 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 518660105 360605 0 0
DepthKnown_A 518660105 518492363 0 0
RvalidKnown_A 518660105 518492363 0 0
WreadyKnown_A 518660105 518492363 0 0
gen_passthru_fifo.paramCheckPass 1479 1479 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 360605 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 5335 0 0
T13 0 10593 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 24 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 11 0 0
T85 0 5 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1479 1479 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T8 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 518660105 741007 0 0
DepthKnown_A 518660105 518492363 0 0
RvalidKnown_A 518660105 518492363 0 0
WreadyKnown_A 518660105 518492363 0 0
gen_passthru_fifo.paramCheckPass 1479 1479 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 741007 0 0
T2 402346 5 0 0
T3 402067 0 0 0
T8 402026 0 0 0
T11 409874 0 0 0
T12 0 5335 0 0
T13 0 10593 0 0
T15 402318 0 0 0
T17 406602 0 0 0
T18 405174 0 0 0
T19 403624 2 0 0
T20 402604 2 0 0
T26 0 24 0 0
T31 0 16 0 0
T37 405054 0 0 0
T52 0 14 0 0
T84 0 11 0 0
T85 0 5 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1479 1479 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T8 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 518660105 546020 0 0
DepthKnown_A 518660105 518492363 0 0
RvalidKnown_A 518660105 518492363 0 0
WreadyKnown_A 518660105 518492363 0 0
gen_passthru_fifo.paramCheckPass 1479 1479 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 546020 0 0
T1 5954 427 0 0
T2 402346 11 0 0
T3 402067 12 0 0
T8 402026 8 0 0
T11 409874 10 0 0
T15 402318 9 0 0
T17 406602 15 0 0
T18 405174 10 0 0
T19 403624 10 0 0
T20 402604 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1479 1479 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T8 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 518660105 821878 0 0
DepthKnown_A 518660105 518492363 0 0
RvalidKnown_A 518660105 518492363 0 0
WreadyKnown_A 518660105 518492363 0 0
gen_passthru_fifo.paramCheckPass 1479 1479 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 821878 0 0
T1 5954 1871 0 0
T2 402346 11 0 0
T3 402067 12 0 0
T8 402026 8 0 0
T11 409874 10 0 0
T15 402318 9 0 0
T17 406602 15 0 0
T18 405174 10 0 0
T19 403624 10 0 0
T20 402604 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518660105 518492363 0 0
T1 5954 5878 0 0
T2 402346 402283 0 0
T3 402067 401909 0 0
T8 402026 401930 0 0
T11 409874 409780 0 0
T15 402318 402166 0 0
T17 406602 406514 0 0
T18 405174 405093 0 0
T19 403624 403554 0 0
T20 402604 402535 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1479 1479 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T8 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%