dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.89 94.44 73.13 93.12 93.75 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.89 94.44 73.13 93.12 93.75 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.47 95.12 77.78 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.89 94.44 73.13 93.12 93.75 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 86.51 92.59 90.00 76.92


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.37 98.55 78.63 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.37 98.55 78.63 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.37 98.55 78.63 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT64,T65,T66
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT64,T50,T65

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT64,T50,T65

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT64,T50,T65
110Not Covered
111CoveredT50,T51,T67

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T64,T50,T65
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 705565338 597669 0 0
DepthKnown_A 705565338 705436117 0 0
RvalidKnown_A 705565338 705436117 0 0
WreadyKnown_A 705565338 705436117 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 705565338 597669 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 597669 0 0
T4 551401 0 0 0
T5 554176 0 0 0
T7 401486 0 0 0
T23 401991 0 0 0
T34 402378 0 0 0
T50 403456 1397 0 0
T51 0 2246 0 0
T52 0 556 0 0
T53 401744 0 0 0
T58 402103 0 0 0
T64 403142 2373 0 0
T65 403412 1719 0 0
T66 0 6122 0 0
T67 0 564 0 0
T68 0 1907 0 0
T111 0 1258 0 0
T112 0 556 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 597669 0 0
T4 551401 0 0 0
T5 554176 0 0 0
T7 401486 0 0 0
T23 401991 0 0 0
T34 402378 0 0 0
T50 403456 1397 0 0
T51 0 2246 0 0
T52 0 556 0 0
T53 401744 0 0 0
T58 402103 0 0 0
T64 403142 2373 0 0
T65 403412 1719 0 0
T66 0 6122 0 0
T67 0 564 0 0
T68 0 1907 0 0
T111 0 1258 0 0
T112 0 556 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT64,T65,T66
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T9

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 705565338 21678965 0 0
DepthKnown_A 705565338 705436117 0 0
RvalidKnown_A 705565338 705436117 0 0
WreadyKnown_A 705565338 705436117 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 705565338 21678965 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 21678965 0 0
T1 444174 19176 0 0
T2 404582 2383 0 0
T3 403053 977 0 0
T9 403440 1460 0 0
T17 403047 0 0 0
T18 402840 304 0 0
T19 402839 1219 0 0
T20 401832 1219 0 0
T21 436022 15341 0 0
T22 403482 2748 0 0
T25 0 1632 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 21678965 0 0
T1 444174 19176 0 0
T2 404582 2383 0 0
T3 403053 977 0 0
T9 403440 1460 0 0
T17 403047 0 0 0
T18 402840 304 0 0
T19 402839 1219 0 0
T20 401832 1219 0 0
T21 436022 15341 0 0
T22 403482 2748 0 0
T25 0 1632 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T9
110Not Covered
111CoveredT1,T2,T9

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 705565338 2079035 0 0
DepthKnown_A 705565338 705436117 0 0
RvalidKnown_A 705565338 705436117 0 0
WreadyKnown_A 705565338 705436117 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 705565338 2079035 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 2079035 0 0
T1 444174 1009 0 0
T2 404582 119 0 0
T3 403053 0 0 0
T9 403440 91 0 0
T17 403047 0 0 0
T18 402840 115 0 0
T19 402839 90 0 0
T20 401832 0 0 0
T21 436022 999 0 0
T22 403482 0 0 0
T26 0 79 0 0
T27 0 1292 0 0
T50 0 1123 0 0
T58 0 95 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 2079035 0 0
T1 444174 1009 0 0
T2 404582 119 0 0
T3 403053 0 0 0
T9 403440 91 0 0
T17 403047 0 0 0
T18 402840 115 0 0
T19 402839 90 0 0
T20 401832 0 0 0
T21 436022 999 0 0
T22 403482 0 0 0
T26 0 79 0 0
T27 0 1292 0 0
T50 0 1123 0 0
T58 0 95 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 706867777 5685688 0 0
DepthKnown_A 706867777 706689581 0 0
RvalidKnown_A 706867777 706689581 0 0
WreadyKnown_A 706867777 706689581 0 0
gen_passthru_fifo.paramCheckPass 1832 1832 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 5685688 0 0
T1 444174 3144 0 0
T2 404582 2949 0 0
T3 403053 2972 0 0
T9 403440 2985 0 0
T17 403047 3086 0 0
T18 402840 2973 0 0
T19 402839 2982 0 0
T20 401832 2971 0 0
T21 436022 3191 0 0
T22 403482 3091 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1832 1832 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 706867777 10429112 0 0
DepthKnown_A 706867777 706689581 0 0
RvalidKnown_A 706867777 706689581 0 0
WreadyKnown_A 706867777 706689581 0 0
gen_passthru_fifo.paramCheckPass 1832 1832 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 10429112 0 0
T1 444174 13664 0 0
T2 404582 9023 0 0
T3 403053 2972 0 0
T9 403440 2985 0 0
T17 403047 3086 0 0
T18 402840 2973 0 0
T19 402839 2982 0 0
T20 401832 2971 0 0
T21 436022 3191 0 0
T22 403482 3091 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1832 1832 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 706867777 326183 0 0
DepthKnown_A 706867777 706689581 0 0
RvalidKnown_A 706867777 706689581 0 0
WreadyKnown_A 706867777 706689581 0 0
gen_passthru_fifo.paramCheckPass 1832 1832 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 326183 0 0
T1 444174 123 0 0
T2 404582 16 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 2 0 0
T109 0 8 0 0
T110 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1832 1832 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 706867777 571505 0 0
DepthKnown_A 706867777 706689581 0 0
RvalidKnown_A 706867777 706689581 0 0
WreadyKnown_A 706867777 706689581 0 0
gen_passthru_fifo.paramCheckPass 1832 1832 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 571505 0 0
T1 444174 585 0 0
T2 404582 54 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 10 0 0
T109 0 8 0 0
T110 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1832 1832 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 706867777 5301272 0 0
DepthKnown_A 706867777 706689581 0 0
RvalidKnown_A 706867777 706689581 0 0
WreadyKnown_A 706867777 706689581 0 0
gen_passthru_fifo.paramCheckPass 1832 1832 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 5301272 0 0
T1 444174 3021 0 0
T2 404582 2933 0 0
T3 403053 2972 0 0
T9 403440 2976 0 0
T17 403047 3086 0 0
T18 402840 2973 0 0
T19 402839 2975 0 0
T20 401832 2971 0 0
T21 436022 3095 0 0
T22 403482 3091 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1832 1832 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 706867777 9857607 0 0
DepthKnown_A 706867777 706689581 0 0
RvalidKnown_A 706867777 706689581 0 0
WreadyKnown_A 706867777 706689581 0 0
gen_passthru_fifo.paramCheckPass 1832 1832 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 9857607 0 0
T1 444174 13079 0 0
T2 404582 8969 0 0
T3 403053 2972 0 0
T9 403440 2976 0 0
T17 403047 3086 0 0
T18 402840 2973 0 0
T19 402839 2975 0 0
T20 401832 2971 0 0
T21 436022 3095 0 0
T22 403482 3091 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 706867777 706689581 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1832 1832 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T9
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T21
110Not Covered
111CoveredT1,T2,T9

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 705565338 526594 0 0
DepthKnown_A 705565338 705436117 0 0
RvalidKnown_A 705565338 705436117 0 0
WreadyKnown_A 705565338 705436117 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 705565338 526594 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 526594 0 0
T1 444174 585 0 0
T2 404582 54 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 10 0 0
T109 0 8 0 0
T110 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 526594 0 0
T1 444174 585 0 0
T2 404582 54 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 10 0 0
T109 0 8 0 0
T110 0 2 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T9
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T9

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 705565338 175644 0 0
DepthKnown_A 705565338 705436117 0 0
RvalidKnown_A 705565338 705436117 0 0
WreadyKnown_A 705565338 705436117 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 705565338 175644 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 175644 0 0
T1 444174 123 0 0
T2 404582 16 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 2 0 0
T109 0 8 0 0
T110 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 175644 0 0
T1 444174 123 0 0
T2 404582 16 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 2 0 0
T109 0 8 0 0
T110 0 2 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T58
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T21
110Not Covered
111CoveredT1,T2,T9

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T9

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T9

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T58
10CoveredT1,T2,T9
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T9
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 705565338 322566 0 0
DepthKnown_A 705565338 705436117 0 0
RvalidKnown_A 705565338 705436117 0 0
WreadyKnown_A 705565338 705436117 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 705565338 322566 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 322566 0 0
T1 444174 585 0 0
T2 404582 54 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 10 0 0
T109 0 8 0 0
T110 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 705436117 0 0
T1 444174 444106 0 0
T2 404582 404528 0 0
T3 403053 402982 0 0
T9 403440 403369 0 0
T17 403047 402955 0 0
T18 402840 402777 0 0
T19 402839 402783 0 0
T20 401832 401779 0 0
T21 436022 435928 0 0
T22 403482 403386 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 705565338 322566 0 0
T1 444174 585 0 0
T2 404582 54 0 0
T3 403053 0 0 0
T9 403440 9 0 0
T16 0 164 0 0
T17 403047 0 0 0
T18 402840 0 0 0
T19 402839 7 0 0
T20 401832 0 0 0
T21 436022 96 0 0
T22 403482 0 0 0
T26 0 4 0 0
T58 0 10 0 0
T109 0 8 0 0
T110 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%