dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.56 97.53 79.85 95.41 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.56 97.53 79.85 95.41 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.47 95.12 77.78 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.56 97.53 79.85 95.41 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 86.51 92.59 90.00 76.92


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.55 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.55 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.55 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T35,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T35,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T35,T4
110Not Covered
111CoveredT3,T35,T17

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T35,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1108390286 80271345 0 0
DepthKnown_A 1108390286 1108236570 0 0
RvalidKnown_A 1108390286 1108236570 0 0
WreadyKnown_A 1108390286 1108236570 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1108390286 80271345 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 80271345 0 0
T3 486638 556 0 0
T4 0 457243 0 0
T5 0 569177 0 0
T6 0 998594 0 0
T17 0 563 0 0
T20 0 597 0 0
T29 512757 0 0 0
T30 142465 0 0 0
T31 483326 0 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T34 482390 0 0 0
T35 485087 568 0 0
T38 483218 0 0 0
T39 482205 0 0 0
T90 0 560 0 0
T91 0 561 0 0
T92 0 571 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 80271345 0 0
T3 486638 556 0 0
T4 0 457243 0 0
T5 0 569177 0 0
T6 0 998594 0 0
T17 0 563 0 0
T20 0 597 0 0
T29 512757 0 0 0
T30 142465 0 0 0
T31 483326 0 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T34 482390 0 0 0
T35 485087 568 0 0
T38 483218 0 0 0
T39 482205 0 0 0
T90 0 560 0 0
T91 0 561 0 0
T92 0 571 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1108390286 104012158 0 0
DepthKnown_A 1108390286 1108236570 0 0
RvalidKnown_A 1108390286 1108236570 0 0
WreadyKnown_A 1108390286 1108236570 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1108390286 104012158 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 104012158 0 0
T1 482795 426 0 0
T2 483843 570 0 0
T3 486638 1171 0 0
T29 512757 14085 0 0
T30 142465 606727 0 0
T31 483326 787 0 0
T32 487464 1958 0 0
T33 484393 313 0 0
T34 0 293 0 0
T38 483218 1278 0 0
T39 482205 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 104012158 0 0
T1 482795 426 0 0
T2 483843 570 0 0
T3 486638 1171 0 0
T29 512757 14085 0 0
T30 142465 606727 0 0
T31 483326 787 0 0
T32 487464 1958 0 0
T33 484393 313 0 0
T34 0 293 0 0
T38 483218 1278 0 0
T39 482205 0 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1108390286 2786676 0 0
DepthKnown_A 1108390286 1108236570 0 0
RvalidKnown_A 1108390286 1108236570 0 0
WreadyKnown_A 1108390286 1108236570 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1108390286 2786676 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 2786676 0 0
T1 482795 91 0 0
T2 483843 98 0 0
T3 486638 197 0 0
T29 512757 1068 0 0
T30 142465 40419 0 0
T31 483326 101 0 0
T32 487464 2940 0 0
T33 484393 100 0 0
T34 0 1345 0 0
T38 483218 78 0 0
T39 482205 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 2786676 0 0
T1 482795 91 0 0
T2 483843 98 0 0
T3 486638 197 0 0
T29 512757 1068 0 0
T30 142465 40419 0 0
T31 483326 101 0 0
T32 487464 2940 0 0
T33 484393 100 0 0
T34 0 1345 0 0
T38 483218 78 0 0
T39 482205 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1110212793 26557968 0 0
DepthKnown_A 1110212793 1110001328 0 0
RvalidKnown_A 1110212793 1110001328 0 0
WreadyKnown_A 1110212793 1110001328 0 0
gen_passthru_fifo.paramCheckPass 2133 2133 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 26557968 0 0
T1 482795 3708 0 0
T2 483843 3517 0 0
T3 486638 3738 0 0
T29 512757 3929 0 0
T30 142465 16891 0 0
T31 483326 3572 0 0
T32 487464 3707 0 0
T33 484393 3485 0 0
T38 483218 3575 0 0
T39 482205 3568 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2133 2133 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T38 1 1 0 0
T39 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1110212793 41029465 0 0
DepthKnown_A 1110212793 1110001328 0 0
RvalidKnown_A 1110212793 1110001328 0 0
WreadyKnown_A 1110212793 1110001328 0 0
gen_passthru_fifo.paramCheckPass 2133 2133 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 41029465 0 0
T1 482795 3708 0 0
T2 483843 10642 0 0
T3 486638 3738 0 0
T29 512757 3929 0 0
T30 142465 14969 0 0
T31 483326 3572 0 0
T32 487464 3707 0 0
T33 484393 14982 0 0
T38 483218 3575 0 0
T39 482205 3568 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2133 2133 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T38 1 1 0 0
T39 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1110212793 362536 0 0
DepthKnown_A 1110212793 1110001328 0 0
RvalidKnown_A 1110212793 1110001328 0 0
WreadyKnown_A 1110212793 1110001328 0 0
gen_passthru_fifo.paramCheckPass 2133 2133 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 362536 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 23 0 0
T29 512757 84 0 0
T30 142465 9473 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 12 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2133 2133 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T38 1 1 0 0
T39 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1110212793 661254 0 0
DepthKnown_A 1110212793 1110001328 0 0
RvalidKnown_A 1110212793 1110001328 0 0
WreadyKnown_A 1110212793 1110001328 0 0
gen_passthru_fifo.paramCheckPass 2133 2133 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 661254 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 23 0 0
T29 512757 84 0 0
T30 142465 9473 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 12 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2133 2133 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T38 1 1 0 0
T39 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1110212793 26132562 0 0
DepthKnown_A 1110212793 1110001328 0 0
RvalidKnown_A 1110212793 1110001328 0 0
WreadyKnown_A 1110212793 1110001328 0 0
gen_passthru_fifo.paramCheckPass 2133 2133 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 26132562 0 0
T1 482795 3707 0 0
T2 483843 3515 0 0
T3 486638 3715 0 0
T29 512757 3845 0 0
T30 142465 5496 0 0
T31 483326 3568 0 0
T32 487464 3707 0 0
T33 484393 3485 0 0
T38 483218 3567 0 0
T39 482205 3568 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2133 2133 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T38 1 1 0 0
T39 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1110212793 40368211 0 0
DepthKnown_A 1110212793 1110001328 0 0
RvalidKnown_A 1110212793 1110001328 0 0
WreadyKnown_A 1110212793 1110001328 0 0
gen_passthru_fifo.paramCheckPass 2133 2133 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 40368211 0 0
T1 482795 3707 0 0
T2 483843 10640 0 0
T3 486638 3715 0 0
T29 512757 3845 0 0
T30 142465 5496 0 0
T31 483326 3568 0 0
T32 487464 3707 0 0
T33 484393 14982 0 0
T38 483218 3567 0 0
T39 482205 3568 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1110212793 1110001328 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2133 2133 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0
T38 1 1 0 0
T39 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T30,T40
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1108390286 606064 0 0
DepthKnown_A 1108390286 1108236570 0 0
RvalidKnown_A 1108390286 1108236570 0 0
WreadyKnown_A 1108390286 1108236570 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1108390286 606064 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 606064 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 23 0 0
T29 512757 84 0 0
T30 142465 9473 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 12 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 606064 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 23 0 0
T29 512757 84 0 0
T30 142465 9473 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 12 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1108390286 199210 0 0
DepthKnown_A 1108390286 1108236570 0 0
RvalidKnown_A 1108390286 1108236570 0 0
WreadyKnown_A 1108390286 1108236570 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1108390286 199210 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 199210 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 9 0 0
T29 512757 84 0 0
T30 142465 5670 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 6 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 199210 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 9 0 0
T29 512757 84 0 0
T30 142465 5670 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 6 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT24,T53,T88
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T30,T40
110Not Covered
111CoveredT1,T2,T3

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT24,T53,T88
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1108390286 369038 0 0
DepthKnown_A 1108390286 1108236570 0 0
RvalidKnown_A 1108390286 1108236570 0 0
WreadyKnown_A 1108390286 1108236570 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1108390286 369038 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 369038 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 9 0 0
T29 512757 84 0 0
T30 142465 5670 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 6 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 1108236570 0 0
T1 482795 482698 0 0
T2 483843 483762 0 0
T3 486638 486575 0 0
T29 512757 512673 0 0
T30 142465 142459 0 0
T31 483326 483248 0 0
T32 487464 487369 0 0
T33 484393 484330 0 0
T38 483218 483130 0 0
T39 482205 482115 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1108390286 369038 0 0
T1 482795 1 0 0
T2 483843 2 0 0
T3 486638 9 0 0
T29 512757 84 0 0
T30 142465 5670 0 0
T31 483326 4 0 0
T32 487464 0 0 0
T33 484393 0 0 0
T35 0 6 0 0
T38 483218 8 0 0
T39 482205 0 0 0
T40 0 10 0 0
T89 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%