dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.56 97.53 79.85 95.41 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.56 97.53 79.85 95.41 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.47 95.12 77.78 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.56 97.53 79.85 95.41 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 86.51 92.59 90.00 76.92


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.55 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.55 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.55 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT37,T4,T23
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT37,T29,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT37,T29,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT37,T29,T17
110Not Covered
111CoveredT29,T17,T20

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T37,T29,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1107918361 75582323 0 0
DepthKnown_A 1107918361 1107765454 0 0
RvalidKnown_A 1107918361 1107765454 0 0
WreadyKnown_A 1107918361 1107765454 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1107918361 75582323 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 75582323 0 0
T4 0 684336 0 0
T5 0 996749 0 0
T7 112283 0 0 0
T17 483483 560 0 0
T18 482035 0 0 0
T19 482796 0 0 0
T20 0 555 0 0
T23 0 5034 0 0
T28 483238 0 0 0
T29 482833 554 0 0
T30 483865 0 0 0
T31 483638 0 0 0
T32 485592 0 0 0
T37 487176 4809 0 0
T51 0 564 0 0
T65 0 560 0 0
T66 0 572 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 75582323 0 0
T4 0 684336 0 0
T5 0 996749 0 0
T7 112283 0 0 0
T17 483483 560 0 0
T18 482035 0 0 0
T19 482796 0 0 0
T20 0 555 0 0
T23 0 5034 0 0
T28 483238 0 0 0
T29 482833 554 0 0
T30 483865 0 0 0
T31 483638 0 0 0
T32 485592 0 0 0
T37 487176 4809 0 0
T51 0 564 0 0
T65 0 560 0 0
T66 0 572 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT37,T4,T23
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1107918361 101301252 0 0
DepthKnown_A 1107918361 1107765454 0 0
RvalidKnown_A 1107918361 1107765454 0 0
WreadyKnown_A 1107918361 1107765454 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1107918361 101301252 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 101301252 0 0
T1 483262 1375 0 0
T2 485427 308 0 0
T3 631743 535 0 0
T7 0 1984 0 0
T25 482064 0 0 0
T27 486782 2366 0 0
T28 483238 310 0 0
T29 482833 0 0 0
T30 483865 302 0 0
T31 483638 569 0 0
T32 0 2236 0 0
T37 487176 4986 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 101301252 0 0
T1 483262 1375 0 0
T2 485427 308 0 0
T3 631743 535 0 0
T7 0 1984 0 0
T25 482064 0 0 0
T27 486782 2366 0 0
T28 483238 310 0 0
T29 482833 0 0 0
T30 483865 302 0 0
T31 483638 569 0 0
T32 0 2236 0 0
T37 487176 4986 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T3,T28

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1107918361 2878586 0 0
DepthKnown_A 1107918361 1107765454 0 0
RvalidKnown_A 1107918361 1107765454 0 0
WreadyKnown_A 1107918361 1107765454 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1107918361 2878586 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 2878586 0 0
T1 483262 72 0 0
T2 485427 1146 0 0
T3 631743 117 0 0
T7 0 108 0 0
T25 482064 0 0 0
T27 486782 3305 0 0
T28 483238 91 0 0
T29 482833 1122 0 0
T30 483865 104 0 0
T31 483638 106 0 0
T32 0 91 0 0
T37 487176 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 2878586 0 0
T1 483262 72 0 0
T2 485427 1146 0 0
T3 631743 117 0 0
T7 0 108 0 0
T25 482064 0 0 0
T27 486782 3305 0 0
T28 483238 91 0 0
T29 482833 1122 0 0
T30 483865 104 0 0
T31 483638 106 0 0
T32 0 91 0 0
T37 487176 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1109872969 25825075 0 0
DepthKnown_A 1109872969 1109661181 0 0
RvalidKnown_A 1109872969 1109661181 0 0
WreadyKnown_A 1109872969 1109661181 0 0
gen_passthru_fifo.paramCheckPass 2135 2135 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 25825075 0 0
T1 483262 3715 0 0
T2 485427 3707 0 0
T3 631743 3571 0 0
T25 482064 3567 0 0
T27 486782 3570 0 0
T28 483238 3704 0 0
T29 482833 3705 0 0
T30 483865 3568 0 0
T31 483638 3484 0 0
T37 487176 3977 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2135 2135 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T25 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1109872969 37773008 0 0
DepthKnown_A 1109872969 1109661181 0 0
RvalidKnown_A 1109872969 1109661181 0 0
WreadyKnown_A 1109872969 1109661181 0 0
gen_passthru_fifo.paramCheckPass 2135 2135 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 37773008 0 0
T1 483262 3715 0 0
T2 485427 3707 0 0
T3 631743 3571 0 0
T25 482064 3567 0 0
T27 486782 3570 0 0
T28 483238 3704 0 0
T29 482833 3705 0 0
T30 483865 3568 0 0
T31 483638 14974 0 0
T37 487176 17433 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2135 2135 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T25 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1109872969 389577 0 0
DepthKnown_A 1109872969 1109661181 0 0
RvalidKnown_A 1109872969 1109661181 0 0
WreadyKnown_A 1109872969 1109661181 0 0
gen_passthru_fifo.paramCheckPass 2135 2135 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 389577 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 2 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 8 0 0
T50 0 2 0 0
T80 0 4 0 0
T81 0 12 0 0
T82 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2135 2135 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T25 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1109872969 614616 0 0
DepthKnown_A 1109872969 1109661181 0 0
RvalidKnown_A 1109872969 1109661181 0 0
WreadyKnown_A 1109872969 1109661181 0 0
gen_passthru_fifo.paramCheckPass 2135 2135 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 614616 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 11 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 43 0 0
T50 0 2 0 0
T80 0 14 0 0
T81 0 12 0 0
T82 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2135 2135 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T25 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1109872969 25375910 0 0
DepthKnown_A 1109872969 1109661181 0 0
RvalidKnown_A 1109872969 1109661181 0 0
WreadyKnown_A 1109872969 1109661181 0 0
gen_passthru_fifo.paramCheckPass 2135 2135 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 25375910 0 0
T1 483262 3706 0 0
T2 485427 3707 0 0
T3 631743 3571 0 0
T25 482064 3567 0 0
T27 486782 3570 0 0
T28 483238 3704 0 0
T29 482833 3705 0 0
T30 483865 3568 0 0
T31 483638 3482 0 0
T37 487176 3977 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2135 2135 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T25 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1109872969 37158392 0 0
DepthKnown_A 1109872969 1109661181 0 0
RvalidKnown_A 1109872969 1109661181 0 0
WreadyKnown_A 1109872969 1109661181 0 0
gen_passthru_fifo.paramCheckPass 2135 2135 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 37158392 0 0
T1 483262 3706 0 0
T2 485427 3707 0 0
T3 631743 3571 0 0
T25 482064 3567 0 0
T27 486782 3570 0 0
T28 483238 3704 0 0
T29 482833 3705 0 0
T30 483865 3568 0 0
T31 483638 14963 0 0
T37 487176 17433 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1109872969 1109661181 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2135 2135 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T25 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T31,T32
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T31,T32

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T31,T32

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT31,T80,T48
110Not Covered
111CoveredT1,T31,T32

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T31,T32
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T31,T32


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T31,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1107918361 566767 0 0
DepthKnown_A 1107918361 1107765454 0 0
RvalidKnown_A 1107918361 1107765454 0 0
WreadyKnown_A 1107918361 1107765454 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1107918361 566767 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 566767 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 11 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 43 0 0
T50 0 2 0 0
T80 0 14 0 0
T81 0 12 0 0
T82 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 566767 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 11 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 43 0 0
T50 0 2 0 0
T80 0 14 0 0
T81 0 12 0 0
T82 0 2 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T31,T32
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T31,T32

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T31,T32

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T31,T32

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T31,T32
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T31,T32


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T31,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1107918361 216113 0 0
DepthKnown_A 1107918361 1107765454 0 0
RvalidKnown_A 1107918361 1107765454 0 0
WreadyKnown_A 1107918361 1107765454 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1107918361 216113 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 216113 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 2 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 8 0 0
T50 0 2 0 0
T80 0 4 0 0
T81 0 12 0 0
T82 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 216113 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 2 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 8 0 0
T50 0 2 0 0
T80 0 4 0 0
T81 0 12 0 0
T82 0 2 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT31,T80,T48
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T31,T32

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T31,T32

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT31,T80,T48
110Not Covered
111CoveredT1,T31,T32

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T31,T32

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T31,T32

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT31,T80,T48
10CoveredT1,T31,T32
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T31,T32
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T31,T32
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T31,T32


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T31,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1107918361 347827 0 0
DepthKnown_A 1107918361 1107765454 0 0
RvalidKnown_A 1107918361 1107765454 0 0
WreadyKnown_A 1107918361 1107765454 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1107918361 347827 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 347827 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 11 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 43 0 0
T50 0 2 0 0
T80 0 14 0 0
T81 0 12 0 0
T82 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 1107765454 0 0
T1 483262 483167 0 0
T2 485427 485328 0 0
T3 631743 631654 0 0
T25 482064 481996 0 0
T27 486782 486714 0 0
T28 483238 483170 0 0
T29 482833 482761 0 0
T30 483865 483766 0 0
T31 483638 483568 0 0
T37 487176 487114 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1107918361 347827 0 0
T1 483262 9 0 0
T2 485427 0 0 0
T3 631743 0 0 0
T25 482064 0 0 0
T27 486782 0 0 0
T28 483238 0 0 0
T29 482833 0 0 0
T30 483865 0 0 0
T31 483638 11 0 0
T32 0 15 0 0
T34 0 101 0 0
T35 0 139 0 0
T37 487176 0 0 0
T48 0 43 0 0
T50 0 2 0 0
T80 0 14 0 0
T81 0 12 0 0
T82 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%