Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T36,T19,T63 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T36,T19,T63 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T36,T19,T63 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T19,T63,T51 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T19,T63 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
76381409 |
0 |
0 |
T4 |
0 |
185339 |
0 |
0 |
T5 |
0 |
571656 |
0 |
0 |
T6 |
0 |
282495 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T8 |
111686 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
0 |
0 |
0 |
T19 |
484427 |
579 |
0 |
0 |
T20 |
483260 |
0 |
0 |
0 |
T21 |
483799 |
0 |
0 |
0 |
T22 |
483636 |
0 |
0 |
0 |
T30 |
486878 |
0 |
0 |
0 |
T36 |
485118 |
1979 |
0 |
0 |
T51 |
0 |
574 |
0 |
0 |
T63 |
0 |
552 |
0 |
0 |
T68 |
0 |
557 |
0 |
0 |
T69 |
0 |
567 |
0 |
0 |
T83 |
0 |
564 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
76381409 |
0 |
0 |
T4 |
0 |
185339 |
0 |
0 |
T5 |
0 |
571656 |
0 |
0 |
T6 |
0 |
282495 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T8 |
111686 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
0 |
0 |
0 |
T19 |
484427 |
579 |
0 |
0 |
T20 |
483260 |
0 |
0 |
0 |
T21 |
483799 |
0 |
0 |
0 |
T22 |
483636 |
0 |
0 |
0 |
T30 |
486878 |
0 |
0 |
0 |
T36 |
485118 |
1979 |
0 |
0 |
T51 |
0 |
574 |
0 |
0 |
T63 |
0 |
552 |
0 |
0 |
T68 |
0 |
557 |
0 |
0 |
T69 |
0 |
567 |
0 |
0 |
T83 |
0 |
564 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
101222894 |
0 |
0 |
T1 |
484585 |
1433 |
0 |
0 |
T2 |
487762 |
2008 |
0 |
0 |
T3 |
484022 |
1914 |
0 |
0 |
T7 |
651573 |
822 |
0 |
0 |
T17 |
0 |
1010 |
0 |
0 |
T28 |
483480 |
306 |
0 |
0 |
T29 |
482701 |
463 |
0 |
0 |
T30 |
486878 |
1242 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
576 |
0 |
0 |
T36 |
485118 |
3000 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
101222894 |
0 |
0 |
T1 |
484585 |
1433 |
0 |
0 |
T2 |
487762 |
2008 |
0 |
0 |
T3 |
484022 |
1914 |
0 |
0 |
T7 |
651573 |
822 |
0 |
0 |
T17 |
0 |
1010 |
0 |
0 |
T28 |
483480 |
306 |
0 |
0 |
T29 |
482701 |
463 |
0 |
0 |
T30 |
486878 |
1242 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
576 |
0 |
0 |
T36 |
485118 |
3000 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
2795728 |
0 |
0 |
T1 |
484585 |
112 |
0 |
0 |
T2 |
487762 |
113 |
0 |
0 |
T3 |
484022 |
112 |
0 |
0 |
T7 |
651573 |
108 |
0 |
0 |
T8 |
0 |
108 |
0 |
0 |
T18 |
0 |
92 |
0 |
0 |
T28 |
483480 |
1255 |
0 |
0 |
T29 |
482701 |
97 |
0 |
0 |
T30 |
486878 |
102 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
85 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
2795728 |
0 |
0 |
T1 |
484585 |
112 |
0 |
0 |
T2 |
487762 |
113 |
0 |
0 |
T3 |
484022 |
112 |
0 |
0 |
T7 |
651573 |
108 |
0 |
0 |
T8 |
0 |
108 |
0 |
0 |
T18 |
0 |
92 |
0 |
0 |
T28 |
483480 |
1255 |
0 |
0 |
T29 |
482701 |
97 |
0 |
0 |
T30 |
486878 |
102 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
85 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
28675749 |
0 |
0 |
T1 |
484585 |
3569 |
0 |
0 |
T2 |
487762 |
3570 |
0 |
0 |
T3 |
484022 |
3497 |
0 |
0 |
T7 |
651573 |
4346 |
0 |
0 |
T28 |
483480 |
3707 |
0 |
0 |
T29 |
482701 |
3519 |
0 |
0 |
T30 |
486878 |
3491 |
0 |
0 |
T34 |
482824 |
3568 |
0 |
0 |
T35 |
483232 |
3571 |
0 |
0 |
T36 |
485118 |
3936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2137 |
2137 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
40433397 |
0 |
0 |
T1 |
484585 |
3569 |
0 |
0 |
T2 |
487762 |
3570 |
0 |
0 |
T3 |
484022 |
14862 |
0 |
0 |
T7 |
651573 |
4346 |
0 |
0 |
T28 |
483480 |
3707 |
0 |
0 |
T29 |
482701 |
10929 |
0 |
0 |
T30 |
486878 |
14958 |
0 |
0 |
T34 |
482824 |
3568 |
0 |
0 |
T35 |
483232 |
3571 |
0 |
0 |
T36 |
485118 |
3936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2137 |
2137 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
382774 |
0 |
0 |
T3 |
484022 |
13 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
6 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
2 |
0 |
0 |
T30 |
486878 |
8 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
8915 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2137 |
2137 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
662071 |
0 |
0 |
T3 |
484022 |
67 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
27 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
11 |
0 |
0 |
T30 |
486878 |
28 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
40311 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2137 |
2137 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
28232358 |
0 |
0 |
T1 |
484585 |
3569 |
0 |
0 |
T2 |
487762 |
3570 |
0 |
0 |
T3 |
484022 |
3484 |
0 |
0 |
T7 |
651573 |
4346 |
0 |
0 |
T28 |
483480 |
3707 |
0 |
0 |
T29 |
482701 |
3517 |
0 |
0 |
T30 |
486878 |
3483 |
0 |
0 |
T34 |
482824 |
3568 |
0 |
0 |
T35 |
483232 |
3569 |
0 |
0 |
T36 |
485118 |
3936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2137 |
2137 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
39771326 |
0 |
0 |
T1 |
484585 |
3569 |
0 |
0 |
T2 |
487762 |
3570 |
0 |
0 |
T3 |
484022 |
14795 |
0 |
0 |
T7 |
651573 |
4346 |
0 |
0 |
T28 |
483480 |
3707 |
0 |
0 |
T29 |
482701 |
10918 |
0 |
0 |
T30 |
486878 |
14930 |
0 |
0 |
T34 |
482824 |
3568 |
0 |
0 |
T35 |
483232 |
3569 |
0 |
0 |
T36 |
485118 |
3936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1110016068 |
1109804376 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2137 |
2137 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T29,T35 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T29,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T29,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T29,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T29,T35 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T29,T35 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T29,T35 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T29,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
607952 |
0 |
0 |
T3 |
484022 |
67 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
27 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
11 |
0 |
0 |
T30 |
486878 |
28 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
40311 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
607952 |
0 |
0 |
T3 |
484022 |
67 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
27 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
11 |
0 |
0 |
T30 |
486878 |
28 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
40311 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T29,T35 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T29,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T29,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T29,T35 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T29,T35 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T29,T35 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T29,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
210260 |
0 |
0 |
T3 |
484022 |
13 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
6 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
2 |
0 |
0 |
T30 |
486878 |
8 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
5521 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
210260 |
0 |
0 |
T3 |
484022 |
13 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
6 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
2 |
0 |
0 |
T30 |
486878 |
8 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
5521 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T29,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T29,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T29,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T29,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T29,T35 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T29,T35 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T29,T35 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T29,T30 |
1 | 0 | Covered | T3,T29,T35 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T29,T35 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T29,T35 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T29,T35 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T29,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
372700 |
0 |
0 |
T3 |
484022 |
67 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
27 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
11 |
0 |
0 |
T30 |
486878 |
28 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
24814 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
1108060499 |
0 |
0 |
T1 |
484585 |
484524 |
0 |
0 |
T2 |
487762 |
487682 |
0 |
0 |
T3 |
484022 |
483963 |
0 |
0 |
T7 |
651573 |
651488 |
0 |
0 |
T28 |
483480 |
483398 |
0 |
0 |
T29 |
482701 |
482627 |
0 |
0 |
T30 |
486878 |
486794 |
0 |
0 |
T34 |
482824 |
482748 |
0 |
0 |
T35 |
483232 |
483172 |
0 |
0 |
T36 |
485118 |
485041 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1108212483 |
372700 |
0 |
0 |
T3 |
484022 |
67 |
0 |
0 |
T7 |
651573 |
0 |
0 |
0 |
T17 |
483714 |
0 |
0 |
0 |
T18 |
484484 |
27 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T24 |
0 |
11 |
0 |
0 |
T28 |
483480 |
0 |
0 |
0 |
T29 |
482701 |
11 |
0 |
0 |
T30 |
486878 |
28 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T32 |
0 |
24814 |
0 |
0 |
T34 |
482824 |
0 |
0 |
0 |
T35 |
483232 |
2 |
0 |
0 |
T36 |
485118 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |