Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T85,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T28,T31,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T28,T31,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T28,T31,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T28,T31,T32 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T31,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
80066344 |
0 |
0 |
T4 |
247929 |
241340 |
0 |
0 |
T5 |
0 |
108558 |
0 |
0 |
T7 |
172844 |
0 |
0 |
0 |
T28 |
7897 |
550 |
0 |
0 |
T29 |
757948 |
0 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
553 |
0 |
0 |
T32 |
8001 |
574 |
0 |
0 |
T33 |
8554 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
573 |
0 |
0 |
T48 |
0 |
563 |
0 |
0 |
T70 |
0 |
567 |
0 |
0 |
T85 |
0 |
1300 |
0 |
0 |
T90 |
0 |
553 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
80066344 |
0 |
0 |
T4 |
247929 |
241340 |
0 |
0 |
T5 |
0 |
108558 |
0 |
0 |
T7 |
172844 |
0 |
0 |
0 |
T28 |
7897 |
550 |
0 |
0 |
T29 |
757948 |
0 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
553 |
0 |
0 |
T32 |
8001 |
574 |
0 |
0 |
T33 |
8554 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
573 |
0 |
0 |
T48 |
0 |
563 |
0 |
0 |
T70 |
0 |
567 |
0 |
0 |
T85 |
0 |
1300 |
0 |
0 |
T90 |
0 |
553 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 9 | 64.29 |
Logical | 14 | 9 | 64.29 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T85,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T29 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
105493331 |
0 |
0 |
T1 |
6789 |
556 |
0 |
0 |
T2 |
11874 |
2366 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T4 |
0 |
241324 |
0 |
0 |
T7 |
0 |
1483 |
0 |
0 |
T17 |
0 |
864 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
452464 |
0 |
0 |
T30 |
11396 |
2362 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T33 |
0 |
3057 |
0 |
0 |
T35 |
6910 |
1138 |
0 |
0 |
T36 |
6824 |
1010 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
105493331 |
0 |
0 |
T1 |
6789 |
556 |
0 |
0 |
T2 |
11874 |
2366 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T4 |
0 |
241324 |
0 |
0 |
T7 |
0 |
1483 |
0 |
0 |
T17 |
0 |
864 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
452464 |
0 |
0 |
T30 |
11396 |
2362 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T33 |
0 |
3057 |
0 |
0 |
T35 |
6910 |
1138 |
0 |
0 |
T36 |
6824 |
1010 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T28 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
2845480 |
0 |
0 |
T1 |
6789 |
91 |
0 |
0 |
T2 |
11874 |
3245 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T4 |
0 |
627 |
0 |
0 |
T7 |
0 |
116 |
0 |
0 |
T18 |
0 |
1646 |
0 |
0 |
T28 |
7897 |
790 |
0 |
0 |
T29 |
757948 |
32053 |
0 |
0 |
T30 |
11396 |
3290 |
0 |
0 |
T31 |
7236 |
1028 |
0 |
0 |
T32 |
0 |
1010 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
2845480 |
0 |
0 |
T1 |
6789 |
91 |
0 |
0 |
T2 |
11874 |
3245 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T4 |
0 |
627 |
0 |
0 |
T7 |
0 |
116 |
0 |
0 |
T18 |
0 |
1646 |
0 |
0 |
T28 |
7897 |
790 |
0 |
0 |
T29 |
757948 |
32053 |
0 |
0 |
T30 |
11396 |
3290 |
0 |
0 |
T31 |
7236 |
1028 |
0 |
0 |
T32 |
0 |
1010 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
22363625 |
0 |
0 |
T1 |
6789 |
14 |
0 |
0 |
T2 |
11874 |
12 |
0 |
0 |
T3 |
6600 |
9 |
0 |
0 |
T28 |
7897 |
9 |
0 |
0 |
T29 |
757948 |
9412 |
0 |
0 |
T30 |
11396 |
12 |
0 |
0 |
T31 |
7236 |
9 |
0 |
0 |
T35 |
6910 |
10 |
0 |
0 |
T36 |
6824 |
11 |
0 |
0 |
T37 |
7340 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2215 |
2215 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
28347116 |
0 |
0 |
T1 |
6789 |
14 |
0 |
0 |
T2 |
11874 |
12 |
0 |
0 |
T3 |
6600 |
9 |
0 |
0 |
T28 |
7897 |
25 |
0 |
0 |
T29 |
757948 |
25621 |
0 |
0 |
T30 |
11396 |
12 |
0 |
0 |
T31 |
7236 |
9 |
0 |
0 |
T35 |
6910 |
10 |
0 |
0 |
T36 |
6824 |
11 |
0 |
0 |
T37 |
7340 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2215 |
2215 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
382862 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
7021 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
15 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
13 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
7 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2215 |
2215 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
757067 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
41 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
21295 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
49 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
29 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2215 |
2215 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
21917430 |
0 |
0 |
T1 |
6789 |
12 |
0 |
0 |
T2 |
11874 |
12 |
0 |
0 |
T3 |
6600 |
9 |
0 |
0 |
T28 |
7897 |
9 |
0 |
0 |
T29 |
757948 |
1376 |
0 |
0 |
T30 |
11396 |
12 |
0 |
0 |
T31 |
7236 |
9 |
0 |
0 |
T35 |
6910 |
10 |
0 |
0 |
T36 |
6824 |
11 |
0 |
0 |
T37 |
7340 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2215 |
2215 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
27590049 |
0 |
0 |
T1 |
6789 |
12 |
0 |
0 |
T2 |
11874 |
12 |
0 |
0 |
T3 |
6600 |
9 |
0 |
0 |
T28 |
7897 |
25 |
0 |
0 |
T29 |
757948 |
4326 |
0 |
0 |
T30 |
11396 |
12 |
0 |
0 |
T31 |
7236 |
9 |
0 |
0 |
T35 |
6910 |
10 |
0 |
0 |
T36 |
6824 |
11 |
0 |
0 |
T37 |
7340 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240925960 |
240708449 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2215 |
2215 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T29,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T29,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T29,T19,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T29,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T29,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T29,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
699052 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
41 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
21295 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
49 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
29 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
699052 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
41 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
21295 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
49 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T29,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T29,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T29,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T29,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T29,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
211560 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
4113 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
13 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
7 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
211560 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
4113 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
13 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T19,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T29,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T29,T19,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T29,T19 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T29,T19 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T29,T19 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T19,T22 |
1 | 0 | Covered | T1,T29,T19 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T29,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T29,T19 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T29,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T29,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
424912 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
41 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
12488 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
19 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
49 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
29 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
238875899 |
0 |
0 |
T1 |
6789 |
6700 |
0 |
0 |
T2 |
11874 |
11823 |
0 |
0 |
T3 |
6600 |
6548 |
0 |
0 |
T28 |
7897 |
7843 |
0 |
0 |
T29 |
757948 |
757852 |
0 |
0 |
T30 |
11396 |
11337 |
0 |
0 |
T31 |
7236 |
7186 |
0 |
0 |
T35 |
6910 |
6852 |
0 |
0 |
T36 |
6824 |
6773 |
0 |
0 |
T37 |
7340 |
7276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239035777 |
424912 |
0 |
0 |
T1 |
6789 |
2 |
0 |
0 |
T2 |
11874 |
0 |
0 |
0 |
T3 |
6600 |
0 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
41 |
0 |
0 |
T28 |
7897 |
0 |
0 |
0 |
T29 |
757948 |
12488 |
0 |
0 |
T30 |
11396 |
0 |
0 |
0 |
T31 |
7236 |
0 |
0 |
0 |
T35 |
6910 |
0 |
0 |
0 |
T36 |
6824 |
0 |
0 |
0 |
T37 |
7340 |
0 |
0 |
0 |
T47 |
0 |
19 |
0 |
0 |
T80 |
0 |
14 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T87 |
0 |
49 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
29 |
0 |
0 |