dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.39 97.53 79.85 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 100.00 64.29 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.32 100.00 85.29 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.39 97.53 79.85 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.47 95.12 77.78 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.39 97.53 79.85 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 86.51 92.59 90.00 76.92


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.57 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.57 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.42 98.57 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T85,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT28,T31,T32

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT28,T31,T32

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT28,T31,T32
110Not Covered
111CoveredT28,T31,T32

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T28,T31,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 239035777 80066344 0 0
DepthKnown_A 239035777 238875899 0 0
RvalidKnown_A 239035777 238875899 0 0
WreadyKnown_A 239035777 238875899 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 239035777 80066344 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 80066344 0 0
T4 247929 241340 0 0
T5 0 108558 0 0
T7 172844 0 0 0
T28 7897 550 0 0
T29 757948 0 0 0
T30 11396 0 0 0
T31 7236 553 0 0
T32 8001 574 0 0
T33 8554 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 573 0 0
T48 0 563 0 0
T70 0 567 0 0
T85 0 1300 0 0
T90 0 553 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 80066344 0 0
T4 247929 241340 0 0
T5 0 108558 0 0
T7 172844 0 0 0
T28 7897 550 0 0
T29 757948 0 0 0
T30 11396 0 0 0
T31 7236 553 0 0
T32 8001 574 0 0
T33 8554 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 573 0 0
T48 0 563 0 0
T70 0 567 0 0
T85 0 1300 0 0
T90 0 553 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions14964.29
Logical14964.29
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T85,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T35

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T35

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T35
110Not Covered
111CoveredT1,T2,T29

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T35
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 239035777 105493331 0 0
DepthKnown_A 239035777 238875899 0 0
RvalidKnown_A 239035777 238875899 0 0
WreadyKnown_A 239035777 238875899 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 239035777 105493331 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 105493331 0 0
T1 6789 556 0 0
T2 11874 2366 0 0
T3 6600 0 0 0
T4 0 241324 0 0
T7 0 1483 0 0
T17 0 864 0 0
T28 7897 0 0 0
T29 757948 452464 0 0
T30 11396 2362 0 0
T31 7236 0 0 0
T33 0 3057 0 0
T35 6910 1138 0 0
T36 6824 1010 0 0
T37 7340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 105493331 0 0
T1 6789 556 0 0
T2 11874 2366 0 0
T3 6600 0 0 0
T4 0 241324 0 0
T7 0 1483 0 0
T17 0 864 0 0
T28 7897 0 0 0
T29 757948 452464 0 0
T30 11396 2362 0 0
T31 7236 0 0 0
T33 0 3057 0 0
T35 6910 1138 0 0
T36 6824 1010 0 0
T37 7340 0 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T28

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T28

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T28
110Not Covered
111CoveredT1,T29,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T28
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T28


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T28
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 239035777 2845480 0 0
DepthKnown_A 239035777 238875899 0 0
RvalidKnown_A 239035777 238875899 0 0
WreadyKnown_A 239035777 238875899 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 239035777 2845480 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 2845480 0 0
T1 6789 91 0 0
T2 11874 3245 0 0
T3 6600 0 0 0
T4 0 627 0 0
T7 0 116 0 0
T18 0 1646 0 0
T28 7897 790 0 0
T29 757948 32053 0 0
T30 11396 3290 0 0
T31 7236 1028 0 0
T32 0 1010 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 2845480 0 0
T1 6789 91 0 0
T2 11874 3245 0 0
T3 6600 0 0 0
T4 0 627 0 0
T7 0 116 0 0
T18 0 1646 0 0
T28 7897 790 0 0
T29 757948 32053 0 0
T30 11396 3290 0 0
T31 7236 1028 0 0
T32 0 1010 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 240925960 22363625 0 0
DepthKnown_A 240925960 240708449 0 0
RvalidKnown_A 240925960 240708449 0 0
WreadyKnown_A 240925960 240708449 0 0
gen_passthru_fifo.paramCheckPass 2215 2215 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 22363625 0 0
T1 6789 14 0 0
T2 11874 12 0 0
T3 6600 9 0 0
T28 7897 9 0 0
T29 757948 9412 0 0
T30 11396 12 0 0
T31 7236 9 0 0
T35 6910 10 0 0
T36 6824 11 0 0
T37 7340 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2215 2215 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0
T36 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 240925960 28347116 0 0
DepthKnown_A 240925960 240708449 0 0
RvalidKnown_A 240925960 240708449 0 0
WreadyKnown_A 240925960 240708449 0 0
gen_passthru_fifo.paramCheckPass 2215 2215 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 28347116 0 0
T1 6789 14 0 0
T2 11874 12 0 0
T3 6600 9 0 0
T28 7897 25 0 0
T29 757948 25621 0 0
T30 11396 12 0 0
T31 7236 9 0 0
T35 6910 10 0 0
T36 6824 11 0 0
T37 7340 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2215 2215 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0
T36 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 240925960 382862 0 0
DepthKnown_A 240925960 240708449 0 0
RvalidKnown_A 240925960 240708449 0 0
WreadyKnown_A 240925960 240708449 0 0
gen_passthru_fifo.paramCheckPass 2215 2215 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 382862 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 3 0 0
T22 0 11 0 0
T28 7897 0 0 0
T29 757948 7021 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 15 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 13 0 0
T88 0 2 0 0
T89 0 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2215 2215 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0
T36 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 240925960 757067 0 0
DepthKnown_A 240925960 240708449 0 0
RvalidKnown_A 240925960 240708449 0 0
WreadyKnown_A 240925960 240708449 0 0
gen_passthru_fifo.paramCheckPass 2215 2215 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 757067 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 20 0 0
T22 0 41 0 0
T28 7897 0 0 0
T29 757948 21295 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 66 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 49 0 0
T88 0 2 0 0
T89 0 29 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2215 2215 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0
T36 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 240925960 21917430 0 0
DepthKnown_A 240925960 240708449 0 0
RvalidKnown_A 240925960 240708449 0 0
WreadyKnown_A 240925960 240708449 0 0
gen_passthru_fifo.paramCheckPass 2215 2215 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 21917430 0 0
T1 6789 12 0 0
T2 11874 12 0 0
T3 6600 9 0 0
T28 7897 9 0 0
T29 757948 1376 0 0
T30 11396 12 0 0
T31 7236 9 0 0
T35 6910 10 0 0
T36 6824 11 0 0
T37 7340 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2215 2215 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0
T36 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 240925960 27590049 0 0
DepthKnown_A 240925960 240708449 0 0
RvalidKnown_A 240925960 240708449 0 0
WreadyKnown_A 240925960 240708449 0 0
gen_passthru_fifo.paramCheckPass 2215 2215 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 27590049 0 0
T1 6789 12 0 0
T2 11874 12 0 0
T3 6600 9 0 0
T28 7897 25 0 0
T29 757948 4326 0 0
T30 11396 12 0 0
T31 7236 9 0 0
T35 6910 10 0 0
T36 6824 11 0 0
T37 7340 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 240925960 240708449 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2215 2215 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0
T36 1 1 0 0
T37 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T29,T19
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T29,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T29,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT29,T19,T22
110Not Covered
111CoveredT1,T29,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T29,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T29,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T29,T19
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 239035777 699052 0 0
DepthKnown_A 239035777 238875899 0 0
RvalidKnown_A 239035777 238875899 0 0
WreadyKnown_A 239035777 238875899 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 239035777 699052 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 699052 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 20 0 0
T22 0 41 0 0
T28 7897 0 0 0
T29 757948 21295 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 66 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 49 0 0
T88 0 2 0 0
T89 0 29 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 699052 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 20 0 0
T22 0 41 0 0
T28 7897 0 0 0
T29 757948 21295 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 66 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 49 0 0
T88 0 2 0 0
T89 0 29 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T29,T19
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T29,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T29,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T29,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T29,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T29,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T29,T19
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 239035777 211560 0 0
DepthKnown_A 239035777 238875899 0 0
RvalidKnown_A 239035777 238875899 0 0
WreadyKnown_A 239035777 238875899 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 239035777 211560 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 211560 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 3 0 0
T22 0 11 0 0
T28 7897 0 0 0
T29 757948 4113 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 4 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 13 0 0
T88 0 2 0 0
T89 0 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 211560 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 3 0 0
T22 0 11 0 0
T28 7897 0 0 0
T29 757948 4113 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 4 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 13 0 0
T88 0 2 0 0
T89 0 7 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT29,T19,T22
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T29,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T29,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT29,T19,T22
110Not Covered
111CoveredT1,T29,T19

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T29,T19

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T29,T19

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT29,T19,T22
10CoveredT1,T29,T19
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T29,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T29,T19
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T29,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T29,T19
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 239035777 424912 0 0
DepthKnown_A 239035777 238875899 0 0
RvalidKnown_A 239035777 238875899 0 0
WreadyKnown_A 239035777 238875899 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 239035777 424912 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 424912 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 20 0 0
T22 0 41 0 0
T28 7897 0 0 0
T29 757948 12488 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 19 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 49 0 0
T88 0 2 0 0
T89 0 29 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 238875899 0 0
T1 6789 6700 0 0
T2 11874 11823 0 0
T3 6600 6548 0 0
T28 7897 7843 0 0
T29 757948 757852 0 0
T30 11396 11337 0 0
T31 7236 7186 0 0
T35 6910 6852 0 0
T36 6824 6773 0 0
T37 7340 7276 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 239035777 424912 0 0
T1 6789 2 0 0
T2 11874 0 0 0
T3 6600 0 0 0
T19 0 20 0 0
T22 0 41 0 0
T28 7897 0 0 0
T29 757948 12488 0 0
T30 11396 0 0 0
T31 7236 0 0 0
T35 6910 0 0 0
T36 6824 0 0 0
T37 7340 0 0 0
T47 0 19 0 0
T80 0 14 0 0
T86 0 2 0 0
T87 0 49 0 0
T88 0 2 0 0
T89 0 29 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%