Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T24,T25,T26 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Covered | T24,T25,T26 |
| 1 | 1 | Covered | T24,T25,T26 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
12959536 |
12948830 |
0 |
0 |
|
selKnown1 |
101 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12959536 |
12948830 |
0 |
0 |
| T1 |
252 |
247 |
0 |
0 |
| T2 |
2 |
0 |
0 |
0 |
| T3 |
214 |
209 |
0 |
0 |
| T4 |
41263 |
41258 |
0 |
0 |
| T5 |
30315 |
30310 |
0 |
0 |
| T6 |
0 |
548 |
0 |
0 |
| T7 |
105 |
100 |
0 |
0 |
| T17 |
22 |
17 |
0 |
0 |
| T18 |
2 |
0 |
0 |
0 |
| T19 |
8 |
17 |
0 |
0 |
| T27 |
22 |
17 |
0 |
0 |
| T28 |
38 |
103 |
0 |
0 |
| T29 |
8 |
17 |
0 |
0 |
| T30 |
0 |
6 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
2 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T27 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T24,T25,T26 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T27 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
145206 |
143272 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145206 |
143272 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T3 |
7 |
6 |
0 |
0 |
| T4 |
424 |
423 |
0 |
0 |
| T5 |
301 |
300 |
0 |
0 |
| T6 |
0 |
274 |
0 |
0 |
| T7 |
2 |
1 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
2 |
1 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 6 | 66.67 |
| Logical | 9 | 6 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T27 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T24,T25,T26 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Covered | T1,T3,T27 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4232026 |
4229575 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4232026 |
4229575 |
0 |
0 |
| T1 |
83 |
82 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
67 |
66 |
0 |
0 |
| T4 |
13502 |
13501 |
0 |
0 |
| T5 |
9925 |
9924 |
0 |
0 |
| T7 |
34 |
33 |
0 |
0 |
| T17 |
7 |
6 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
0 |
6 |
0 |
0 |
| T27 |
7 |
6 |
0 |
0 |
| T28 |
0 |
34 |
0 |
0 |
| T29 |
0 |
6 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T27 |
| 1 | 0 | Covered | T24,T25,T26 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T24,T25,T26 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T27 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
145207 |
143272 |
0 |
0 |
|
selKnown1 |
50 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
145207 |
143272 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T3 |
7 |
6 |
0 |
0 |
| T4 |
424 |
423 |
0 |
0 |
| T5 |
301 |
300 |
0 |
0 |
| T6 |
0 |
274 |
0 |
0 |
| T7 |
2 |
1 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
2 |
1 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
50 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 8 | 88.89 |
| Logical | 9 | 8 | 88.89 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T27 |
| 1 | 0 | Covered | T24,T34,T35 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T34,T35 |
| 1 | 0 | Covered | T25,T26,T36 |
| 1 | 1 | Covered | T24,T34,T35 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T27 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4205071 |
4203136 |
0 |
0 |
|
selKnown1 |
30 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4205071 |
4203136 |
0 |
0 |
| T1 |
82 |
81 |
0 |
0 |
| T3 |
66 |
65 |
0 |
0 |
| T4 |
13411 |
13410 |
0 |
0 |
| T5 |
9863 |
9862 |
0 |
0 |
| T7 |
33 |
32 |
0 |
0 |
| T17 |
6 |
5 |
0 |
0 |
| T19 |
6 |
5 |
0 |
0 |
| T27 |
6 |
5 |
0 |
0 |
| T28 |
34 |
33 |
0 |
0 |
| T29 |
6 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T27 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T24,T26,T35 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T35 |
| 1 | 0 | Covered | T25,T34,T37 |
| 1 | 1 | Covered | T24,T26,T35 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Covered | T1,T3,T27 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4232026 |
4229575 |
0 |
0 |
|
selKnown1 |
21 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4232026 |
4229575 |
0 |
0 |
| T1 |
83 |
82 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
67 |
66 |
0 |
0 |
| T4 |
13502 |
13501 |
0 |
0 |
| T5 |
9925 |
9924 |
0 |
0 |
| T7 |
34 |
33 |
0 |
0 |
| T17 |
7 |
6 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
0 |
6 |
0 |
0 |
| T27 |
7 |
6 |
0 |
0 |
| T28 |
0 |
34 |
0 |
0 |
| T29 |
0 |
6 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21 |
0 |
0 |
0 |