Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T65,T89 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T29,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
164950362 |
0 |
0 |
| T2 |
7641 |
565 |
0 |
0 |
| T3 |
23466 |
15198 |
0 |
0 |
| T4 |
314507 |
308547 |
0 |
0 |
| T5 |
274319 |
267883 |
0 |
0 |
| T6 |
0 |
173645 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
561 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
553 |
0 |
0 |
| T33 |
0 |
417514 |
0 |
0 |
| T36 |
9436 |
0 |
0 |
0 |
| T88 |
0 |
224446 |
0 |
0 |
| T90 |
0 |
557 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
164950362 |
0 |
0 |
| T2 |
7641 |
565 |
0 |
0 |
| T3 |
23466 |
15198 |
0 |
0 |
| T4 |
314507 |
308547 |
0 |
0 |
| T5 |
274319 |
267883 |
0 |
0 |
| T6 |
0 |
173645 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
561 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
553 |
0 |
0 |
| T33 |
0 |
417514 |
0 |
0 |
| T36 |
9436 |
0 |
0 |
0 |
| T88 |
0 |
224446 |
0 |
0 |
| T90 |
0 |
557 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T66,T67,T91 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T3,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T29,T30 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T28 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
191948779 |
0 |
0 |
| T1 |
111891 |
1644 |
0 |
0 |
| T2 |
7641 |
0 |
0 |
0 |
| T3 |
23466 |
17649 |
0 |
0 |
| T4 |
314507 |
308487 |
0 |
0 |
| T5 |
274319 |
267821 |
0 |
0 |
| T6 |
0 |
173629 |
0 |
0 |
| T28 |
7589 |
1662 |
0 |
0 |
| T29 |
11086 |
1299 |
0 |
0 |
| T30 |
157919 |
406 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T33 |
0 |
417461 |
0 |
0 |
| T36 |
9436 |
1654 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
191948779 |
0 |
0 |
| T1 |
111891 |
1644 |
0 |
0 |
| T2 |
7641 |
0 |
0 |
0 |
| T3 |
23466 |
17649 |
0 |
0 |
| T4 |
314507 |
308487 |
0 |
0 |
| T5 |
274319 |
267821 |
0 |
0 |
| T6 |
0 |
173629 |
0 |
0 |
| T28 |
7589 |
1662 |
0 |
0 |
| T29 |
11086 |
1299 |
0 |
0 |
| T30 |
157919 |
406 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T33 |
0 |
417461 |
0 |
0 |
| T36 |
9436 |
1654 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T54,T55,T56 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T29 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
20034467 |
0 |
0 |
| T1 |
111891 |
108 |
0 |
0 |
| T2 |
7641 |
91 |
0 |
0 |
| T3 |
23466 |
0 |
0 |
0 |
| T4 |
314507 |
4292 |
0 |
0 |
| T5 |
274319 |
4061 |
0 |
0 |
| T6 |
0 |
434 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
197 |
0 |
0 |
| T30 |
157919 |
114 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
0 |
825 |
0 |
0 |
| T33 |
0 |
4855 |
0 |
0 |
| T36 |
9436 |
80 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
20034467 |
0 |
0 |
| T1 |
111891 |
108 |
0 |
0 |
| T2 |
7641 |
91 |
0 |
0 |
| T3 |
23466 |
0 |
0 |
0 |
| T4 |
314507 |
4292 |
0 |
0 |
| T5 |
274319 |
4061 |
0 |
0 |
| T6 |
0 |
434 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
197 |
0 |
0 |
| T30 |
157919 |
114 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
0 |
825 |
0 |
0 |
| T33 |
0 |
4855 |
0 |
0 |
| T36 |
9436 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
33502824 |
0 |
0 |
| T1 |
111891 |
26 |
0 |
0 |
| T2 |
7641 |
14 |
0 |
0 |
| T3 |
23466 |
88 |
0 |
0 |
| T4 |
314507 |
43882 |
0 |
0 |
| T5 |
274319 |
38137 |
0 |
0 |
| T28 |
7589 |
10 |
0 |
0 |
| T29 |
11086 |
48 |
0 |
0 |
| T30 |
157919 |
21 |
0 |
0 |
| T31 |
7555 |
16 |
0 |
0 |
| T36 |
9436 |
24 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2617 |
2617 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
47535281 |
0 |
0 |
| T1 |
111891 |
26 |
0 |
0 |
| T2 |
7641 |
14 |
0 |
0 |
| T3 |
23466 |
88 |
0 |
0 |
| T4 |
314507 |
43882 |
0 |
0 |
| T5 |
274319 |
38137 |
0 |
0 |
| T28 |
7589 |
10 |
0 |
0 |
| T29 |
11086 |
48 |
0 |
0 |
| T30 |
157919 |
95 |
0 |
0 |
| T31 |
7555 |
77 |
0 |
0 |
| T36 |
9436 |
24 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2617 |
2617 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
427246 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
8 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
25 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
6388 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T85 |
0 |
4 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2617 |
2617 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
747081 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
8 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
25 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
6388 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T85 |
0 |
4 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2617 |
2617 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
33004605 |
0 |
0 |
| T1 |
111891 |
26 |
0 |
0 |
| T2 |
7641 |
12 |
0 |
0 |
| T3 |
23466 |
80 |
0 |
0 |
| T4 |
314507 |
43882 |
0 |
0 |
| T5 |
274319 |
38137 |
0 |
0 |
| T28 |
7589 |
10 |
0 |
0 |
| T29 |
11086 |
23 |
0 |
0 |
| T30 |
157919 |
21 |
0 |
0 |
| T31 |
7555 |
16 |
0 |
0 |
| T36 |
9436 |
13 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2617 |
2617 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
46788200 |
0 |
0 |
| T1 |
111891 |
26 |
0 |
0 |
| T2 |
7641 |
12 |
0 |
0 |
| T3 |
23466 |
80 |
0 |
0 |
| T4 |
314507 |
43882 |
0 |
0 |
| T5 |
274319 |
38137 |
0 |
0 |
| T28 |
7589 |
10 |
0 |
0 |
| T29 |
11086 |
23 |
0 |
0 |
| T30 |
157919 |
95 |
0 |
0 |
| T31 |
7555 |
77 |
0 |
0 |
| T36 |
9436 |
13 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
388820213 |
388574041 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2617 |
2617 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T29 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T36 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T29 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
697901 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
8 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
25 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
6388 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T85 |
0 |
4 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
697901 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
8 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
25 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
6388 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T85 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T29,T36 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T29,T36 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T29,T36 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T29,T36 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T29,T36 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T29,T36 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T29,T36 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
224665 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
0 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
10 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
3830 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T86 |
0 |
5669 |
0 |
0 |
| T87 |
0 |
71 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
224665 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
0 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
10 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
3830 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T86 |
0 |
5669 |
0 |
0 |
| T87 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T51,T83,T84 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T29,T36 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T29,T36 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T36,T34 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T29,T36 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T29,T36 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T29,T36 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T51,T83,T84 |
| 1 | 0 | Covered | T2,T29,T36 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T29,T36 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T29,T36 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T29,T36 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T29,T36 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
407381 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
0 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
10 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
3830 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T86 |
0 |
5669 |
0 |
0 |
| T87 |
0 |
71 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
386830462 |
0 |
0 |
| T1 |
111891 |
111882 |
0 |
0 |
| T2 |
7641 |
7553 |
0 |
0 |
| T3 |
23466 |
23393 |
0 |
0 |
| T4 |
314507 |
314431 |
0 |
0 |
| T5 |
274319 |
274251 |
0 |
0 |
| T28 |
7589 |
7502 |
0 |
0 |
| T29 |
11086 |
11025 |
0 |
0 |
| T30 |
157919 |
157850 |
0 |
0 |
| T31 |
7555 |
7497 |
0 |
0 |
| T36 |
9436 |
9368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
387018757 |
407381 |
0 |
0 |
| T2 |
7641 |
2 |
0 |
0 |
| T3 |
23466 |
0 |
0 |
0 |
| T4 |
314507 |
0 |
0 |
0 |
| T5 |
274319 |
0 |
0 |
0 |
| T19 |
0 |
5 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T28 |
7589 |
0 |
0 |
0 |
| T29 |
11086 |
10 |
0 |
0 |
| T30 |
157919 |
0 |
0 |
0 |
| T31 |
7555 |
0 |
0 |
0 |
| T32 |
9303 |
0 |
0 |
0 |
| T34 |
0 |
45 |
0 |
0 |
| T35 |
0 |
3830 |
0 |
0 |
| T36 |
9436 |
11 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T86 |
0 |
5669 |
0 |
0 |
| T87 |
0 |
71 |
0 |
0 |