Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T30,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T47,T61,T81 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T30,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T5,T48 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T30,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
146054905 |
0 |
0 |
T4 |
195629 |
189919 |
0 |
0 |
T5 |
670040 |
664260 |
0 |
0 |
T6 |
0 |
244061 |
0 |
0 |
T7 |
641248 |
0 |
0 |
0 |
T17 |
48123 |
0 |
0 |
0 |
T18 |
9029 |
0 |
0 |
0 |
T19 |
9742 |
0 |
0 |
0 |
T30 |
7659 |
579 |
0 |
0 |
T31 |
18434 |
0 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T33 |
12596 |
0 |
0 |
0 |
T48 |
0 |
570 |
0 |
0 |
T50 |
0 |
565 |
0 |
0 |
T80 |
0 |
559 |
0 |
0 |
T82 |
0 |
314938 |
0 |
0 |
T83 |
0 |
769184 |
0 |
0 |
T84 |
0 |
231446 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
146054905 |
0 |
0 |
T4 |
195629 |
189919 |
0 |
0 |
T5 |
670040 |
664260 |
0 |
0 |
T6 |
0 |
244061 |
0 |
0 |
T7 |
641248 |
0 |
0 |
0 |
T17 |
48123 |
0 |
0 |
0 |
T18 |
9029 |
0 |
0 |
0 |
T19 |
9742 |
0 |
0 |
0 |
T30 |
7659 |
579 |
0 |
0 |
T31 |
18434 |
0 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T33 |
12596 |
0 |
0 |
0 |
T48 |
0 |
570 |
0 |
0 |
T50 |
0 |
565 |
0 |
0 |
T80 |
0 |
559 |
0 |
0 |
T82 |
0 |
314938 |
0 |
0 |
T83 |
0 |
769184 |
0 |
0 |
T84 |
0 |
231446 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T62,T85 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T26 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
172949505 |
0 |
0 |
T1 |
11701 |
4292 |
0 |
0 |
T2 |
1645 |
0 |
0 |
0 |
T3 |
12474 |
2399 |
0 |
0 |
T4 |
0 |
189903 |
0 |
0 |
T26 |
9535 |
2359 |
0 |
0 |
T27 |
9921 |
2425 |
0 |
0 |
T28 |
111886 |
1091 |
0 |
0 |
T29 |
345646 |
235280 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
0 |
8769 |
0 |
0 |
T32 |
0 |
2182 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
1788 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
172949505 |
0 |
0 |
T1 |
11701 |
4292 |
0 |
0 |
T2 |
1645 |
0 |
0 |
0 |
T3 |
12474 |
2399 |
0 |
0 |
T4 |
0 |
189903 |
0 |
0 |
T26 |
9535 |
2359 |
0 |
0 |
T27 |
9921 |
2425 |
0 |
0 |
T28 |
111886 |
1091 |
0 |
0 |
T29 |
345646 |
235280 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
0 |
8769 |
0 |
0 |
T32 |
0 |
2182 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
1788 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T26,T28 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
21251169 |
0 |
0 |
T1 |
11701 |
93 |
0 |
0 |
T2 |
1645 |
0 |
0 |
0 |
T3 |
12474 |
3540 |
0 |
0 |
T4 |
0 |
415 |
0 |
0 |
T26 |
9535 |
91 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
115 |
0 |
0 |
T29 |
345646 |
16109 |
0 |
0 |
T30 |
7659 |
1095 |
0 |
0 |
T31 |
0 |
667 |
0 |
0 |
T32 |
0 |
108 |
0 |
0 |
T33 |
0 |
118 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
21251169 |
0 |
0 |
T1 |
11701 |
93 |
0 |
0 |
T2 |
1645 |
0 |
0 |
0 |
T3 |
12474 |
3540 |
0 |
0 |
T4 |
0 |
415 |
0 |
0 |
T26 |
9535 |
91 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
115 |
0 |
0 |
T29 |
345646 |
16109 |
0 |
0 |
T30 |
7659 |
1095 |
0 |
0 |
T31 |
0 |
667 |
0 |
0 |
T32 |
0 |
108 |
0 |
0 |
T33 |
0 |
118 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
30147072 |
0 |
0 |
T1 |
11701 |
14 |
0 |
0 |
T2 |
1645 |
9 |
0 |
0 |
T3 |
12474 |
12 |
0 |
0 |
T26 |
9535 |
28 |
0 |
0 |
T27 |
9921 |
10 |
0 |
0 |
T28 |
111886 |
26 |
0 |
0 |
T29 |
345646 |
4620 |
0 |
0 |
T30 |
7659 |
13 |
0 |
0 |
T34 |
2166 |
6 |
0 |
0 |
T35 |
8109 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2737 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
40233808 |
0 |
0 |
T1 |
11701 |
14 |
0 |
0 |
T2 |
1645 |
9 |
0 |
0 |
T3 |
12474 |
56 |
0 |
0 |
T26 |
9535 |
28 |
0 |
0 |
T27 |
9921 |
10 |
0 |
0 |
T28 |
111886 |
102 |
0 |
0 |
T29 |
345646 |
3986 |
0 |
0 |
T30 |
7659 |
41 |
0 |
0 |
T34 |
2166 |
20 |
0 |
0 |
T35 |
8109 |
55 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2737 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
422148 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
10459 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
3320 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
54 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2737 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
770608 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
10459 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
3320 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
228 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2737 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
29665403 |
0 |
0 |
T1 |
11701 |
14 |
0 |
0 |
T2 |
1645 |
9 |
0 |
0 |
T3 |
12474 |
12 |
0 |
0 |
T26 |
9535 |
12 |
0 |
0 |
T27 |
9921 |
10 |
0 |
0 |
T28 |
111886 |
26 |
0 |
0 |
T29 |
345646 |
666 |
0 |
0 |
T30 |
7659 |
13 |
0 |
0 |
T34 |
2166 |
6 |
0 |
0 |
T35 |
8109 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2737 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
39463200 |
0 |
0 |
T1 |
11701 |
14 |
0 |
0 |
T2 |
1645 |
9 |
0 |
0 |
T3 |
12474 |
56 |
0 |
0 |
T26 |
9535 |
12 |
0 |
0 |
T27 |
9921 |
10 |
0 |
0 |
T28 |
111886 |
102 |
0 |
0 |
T29 |
345646 |
666 |
0 |
0 |
T30 |
7659 |
41 |
0 |
0 |
T34 |
2166 |
20 |
0 |
0 |
T35 |
8109 |
55 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370840963 |
370578765 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2737 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T29,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T29,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T26,T29,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T31,T17,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T26,T29,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T26,T29,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T26,T29,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T29,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
712495 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
10459 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
3320 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
228 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
712495 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
10459 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
3320 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
228 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T29,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T29,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T26,T29,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T26,T29,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T26,T29,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T26,T29,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T29,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
222577 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
6111 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
2076 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
54 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
222577 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
6111 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
2076 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
54 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T77 |
0 |
6 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T77,T78 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T29,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T26,T29,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T31,T17,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T26,T29,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T26,T29,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T26,T29,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T77,T78 |
1 | 0 | Covered | T26,T29,T31 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T26,T29,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T29,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T26,T29,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T29,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
410293 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
6111 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
2076 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
228 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
368647380 |
0 |
0 |
T1 |
11701 |
11648 |
0 |
0 |
T2 |
1645 |
1560 |
0 |
0 |
T3 |
12474 |
12403 |
0 |
0 |
T26 |
9535 |
9468 |
0 |
0 |
T27 |
9921 |
9859 |
0 |
0 |
T28 |
111886 |
111879 |
0 |
0 |
T29 |
345646 |
345578 |
0 |
0 |
T30 |
7659 |
7601 |
0 |
0 |
T34 |
2166 |
2072 |
0 |
0 |
T35 |
8109 |
8010 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368846352 |
410293 |
0 |
0 |
T4 |
195629 |
0 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
14 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T22 |
0 |
6111 |
0 |
0 |
T26 |
9535 |
16 |
0 |
0 |
T27 |
9921 |
0 |
0 |
0 |
T28 |
111886 |
0 |
0 |
0 |
T29 |
345646 |
2076 |
0 |
0 |
T30 |
7659 |
0 |
0 |
0 |
T31 |
18434 |
228 |
0 |
0 |
T32 |
10822 |
0 |
0 |
0 |
T34 |
2166 |
0 |
0 |
0 |
T35 |
8109 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
T79 |
0 |
106 |
0 |
0 |