Group : cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=17}
dashboard | hierarchy | modlist | groups | tests | asserts

Group : cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=17}
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
100.00 1 100 1 64 64


Source File(s) :
/workspace/cover_reg_top/sim-vcs/../src/lowrisc_dv_cip_lib_0/cip_base_env_cov.sv



Summary for Group cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=17}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 22 0 22 100.00
Crosses 72 0 72 100.00


Variables for Group cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=17}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr_pin 18 0 18 100.00 100 1 1 0
cp_intr_pin_value 4 0 4 100.00 100 1 1 0


Crosses for Group cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=17}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
cp_intr_pins_all_values 72 0 72 100.00 100 1 1 0


Summary for Variable cp_intr_pin

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 18 0 18 100.00


User Defined Bins for cp_intr_pin

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_pins[0] 371 1 T1 8 T3 8 T7 2
all_pins[1] 371 1 T1 8 T3 8 T7 2
all_pins[2] 371 1 T1 8 T3 8 T7 2
all_pins[3] 371 1 T1 8 T3 8 T7 2
all_pins[4] 371 1 T1 8 T3 8 T7 2
all_pins[5] 371 1 T1 8 T3 8 T7 2
all_pins[6] 371 1 T1 8 T3 8 T7 2
all_pins[7] 371 1 T1 8 T3 8 T7 2
all_pins[8] 371 1 T1 8 T3 8 T7 2
all_pins[9] 371 1 T1 8 T3 8 T7 2
all_pins[10] 371 1 T1 8 T3 8 T7 2
all_pins[11] 371 1 T1 8 T3 8 T7 2
all_pins[12] 371 1 T1 8 T3 8 T7 2
all_pins[13] 371 1 T1 8 T3 8 T7 2
all_pins[14] 371 1 T1 8 T3 8 T7 2
all_pins[15] 371 1 T1 8 T3 8 T7 2
all_pins[16] 371 1 T1 8 T3 8 T7 2
all_pins[17] 371 1 T1 8 T3 8 T7 2



Summary for Variable cp_intr_pin_value

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 4 0 4 100.00


User Defined Bins for cp_intr_pin_value

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
values[0x0] 5591 1 T1 125 T3 119 T7 36
values[0x1] 1087 1 T1 19 T3 25 T16 14
transitions[0x0=>0x1] 807 1 T1 15 T3 21 T16 10
transitions[0x1=>0x0] 821 1 T1 15 T3 21 T16 11



Summary for Cross cp_intr_pins_all_values

Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 72 0 72 100.00


Automatically Generated Cross Bins for cp_intr_pins_all_values

Bins
cp_intr_pincp_intr_pin_valueCOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_pins[0] values[0x0] 308 1 T1 6 T3 5 T7 2
all_pins[0] values[0x1] 63 1 T1 2 T3 3 T16 1
all_pins[0] transitions[0x0=>0x1] 58 1 T1 2 T3 3 T16 1
all_pins[0] transitions[0x1=>0x0] 38 1 T1 1 T14 2 T15 1
all_pins[1] values[0x0] 328 1 T1 7 T3 8 T7 2
all_pins[1] values[0x1] 43 1 T1 1 T14 2 T15 1
all_pins[1] transitions[0x0=>0x1] 25 1 T1 1 T14 2 T15 1
all_pins[1] transitions[0x1=>0x0] 70 1 T1 2 T3 2 T16 2
all_pins[2] values[0x0] 283 1 T1 6 T3 6 T7 2
all_pins[2] values[0x1] 88 1 T1 2 T3 2 T16 2
all_pins[2] transitions[0x0=>0x1] 61 1 T3 2 T16 2 T38 3
all_pins[2] transitions[0x1=>0x0] 46 1 T16 2 T15 1 T55 3
all_pins[3] values[0x0] 298 1 T1 6 T3 8 T7 2
all_pins[3] values[0x1] 73 1 T1 2 T16 2 T14 1
all_pins[3] transitions[0x0=>0x1] 48 1 T1 2 T16 2 T14 1
all_pins[3] transitions[0x1=>0x0] 37 1 T3 3 T15 1 T55 1
all_pins[4] values[0x0] 309 1 T1 8 T3 5 T7 2
all_pins[4] values[0x1] 62 1 T3 3 T15 1 T55 1
all_pins[4] transitions[0x0=>0x1] 43 1 T3 1 T60 4 T61 3
all_pins[4] transitions[0x1=>0x0] 53 1 T1 2 T3 2 T14 3
all_pins[5] values[0x0] 299 1 T1 6 T3 4 T7 2
all_pins[5] values[0x1] 72 1 T1 2 T3 4 T14 3
all_pins[5] transitions[0x0=>0x1] 61 1 T1 1 T3 4 T14 3
all_pins[5] transitions[0x1=>0x0] 49 1 T1 1 T55 2 T60 4
all_pins[6] values[0x0] 311 1 T1 6 T3 8 T7 2
all_pins[6] values[0x1] 60 1 T1 2 T38 1 T55 2
all_pins[6] transitions[0x0=>0x1] 48 1 T1 2 T38 1 T55 2
all_pins[6] transitions[0x1=>0x0] 44 1 T1 1 T3 1 T16 1
all_pins[7] values[0x0] 315 1 T1 7 T3 7 T7 2
all_pins[7] values[0x1] 56 1 T1 1 T3 1 T16 1
all_pins[7] transitions[0x0=>0x1] 40 1 T1 1 T3 1 T16 1
all_pins[7] transitions[0x1=>0x0] 40 1 T3 2 T16 1 T59 1
all_pins[8] values[0x0] 315 1 T1 8 T3 6 T7 2
all_pins[8] values[0x1] 56 1 T3 2 T16 1 T59 1
all_pins[8] transitions[0x0=>0x1] 46 1 T16 1 T59 1 T60 1
all_pins[8] transitions[0x1=>0x0] 41 1 T3 1 T14 3 T38 2
all_pins[9] values[0x0] 320 1 T1 8 T3 5 T7 2
all_pins[9] values[0x1] 51 1 T3 3 T14 3 T38 2
all_pins[9] transitions[0x0=>0x1] 44 1 T3 3 T14 2 T38 2
all_pins[9] transitions[0x1=>0x0] 48 1 T14 3 T55 2 T59 2
all_pins[10] values[0x0] 316 1 T1 8 T3 8 T7 2
all_pins[10] values[0x1] 55 1 T14 4 T55 2 T59 2
all_pins[10] transitions[0x0=>0x1] 42 1 T14 4 T55 2 T59 2
all_pins[10] transitions[0x1=>0x0] 46 1 T1 3 T3 1 T15 3
all_pins[11] values[0x0] 312 1 T1 5 T3 7 T7 2
all_pins[11] values[0x1] 59 1 T1 3 T3 1 T15 3
all_pins[11] transitions[0x0=>0x1] 48 1 T1 2 T3 1 T15 3
all_pins[11] transitions[0x1=>0x0] 42 1 T3 1 T14 2 T38 1
all_pins[12] values[0x0] 318 1 T1 7 T3 7 T7 2
all_pins[12] values[0x1] 53 1 T1 1 T3 1 T14 2
all_pins[12] transitions[0x0=>0x1] 40 1 T1 1 T3 1 T14 2
all_pins[12] transitions[0x1=>0x0] 40 1 T3 1 T16 1 T15 2
all_pins[13] values[0x0] 318 1 T1 8 T3 7 T7 2
all_pins[13] values[0x1] 53 1 T3 1 T16 1 T15 2
all_pins[13] transitions[0x0=>0x1] 41 1 T3 1 T15 2 T38 2
all_pins[13] transitions[0x1=>0x0] 56 1 T3 2 T14 2 T15 2
all_pins[14] values[0x0] 303 1 T1 8 T3 6 T7 2
all_pins[14] values[0x1] 68 1 T3 2 T16 1 T14 2
all_pins[14] transitions[0x0=>0x1] 51 1 T3 2 T16 1 T14 1
all_pins[14] transitions[0x1=>0x0] 42 1 T1 2 T14 1 T38 3
all_pins[15] values[0x0] 312 1 T1 6 T3 8 T7 2
all_pins[15] values[0x1] 59 1 T1 2 T14 2 T38 3
all_pins[15] transitions[0x0=>0x1] 43 1 T1 2 T14 1 T38 2
all_pins[15] transitions[0x1=>0x0] 38 1 T1 1 T3 2 T16 3
all_pins[16] values[0x0] 317 1 T1 7 T3 6 T7 2
all_pins[16] values[0x1] 54 1 T1 1 T3 2 T16 3
all_pins[16] transitions[0x0=>0x1] 39 1 T1 1 T3 2 T16 2
all_pins[16] transitions[0x1=>0x0] 47 1 T16 1 T55 1 T59 2
all_pins[17] values[0x0] 309 1 T1 8 T3 8 T7 2
all_pins[17] values[0x1] 62 1 T16 2 T14 1 T55 1
all_pins[17] transitions[0x0=>0x1] 29 1 T14 1 T55 1 T62 1
all_pins[17] transitions[0x1=>0x0] 44 1 T1 2 T3 3 T14 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%