Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T82 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T31,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T50,T66,T87 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T31,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T31,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T31,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T31,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
143607406 |
0 |
0 |
T4 |
326331 |
320472 |
0 |
0 |
T5 |
0 |
355812 |
0 |
0 |
T6 |
0 |
208202 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
0 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T20 |
9145 |
0 |
0 |
0 |
T21 |
8134 |
0 |
0 |
0 |
T22 |
7327 |
0 |
0 |
0 |
T31 |
7147 |
561 |
0 |
0 |
T33 |
0 |
3244 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T82 |
0 |
3952 |
0 |
0 |
T84 |
0 |
564 |
0 |
0 |
T86 |
0 |
2064 |
0 |
0 |
T88 |
0 |
5199 |
0 |
0 |
T89 |
0 |
563 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
143607406 |
0 |
0 |
T4 |
326331 |
320472 |
0 |
0 |
T5 |
0 |
355812 |
0 |
0 |
T6 |
0 |
208202 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
0 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T20 |
9145 |
0 |
0 |
0 |
T21 |
8134 |
0 |
0 |
0 |
T22 |
7327 |
0 |
0 |
0 |
T31 |
7147 |
561 |
0 |
0 |
T33 |
0 |
3244 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T82 |
0 |
3952 |
0 |
0 |
T84 |
0 |
564 |
0 |
0 |
T86 |
0 |
2064 |
0 |
0 |
T88 |
0 |
5199 |
0 |
0 |
T89 |
0 |
563 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T82 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T67,T90 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T28,T29,T30 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
289383163 |
0 |
0 |
T1 |
7651 |
2136 |
0 |
0 |
T2 |
9006 |
2933 |
0 |
0 |
T3 |
2108 |
0 |
0 |
0 |
T4 |
0 |
320380 |
0 |
0 |
T7 |
644324 |
1112 |
0 |
0 |
T18 |
0 |
2255 |
0 |
0 |
T28 |
7770 |
510 |
0 |
0 |
T29 |
9476 |
3415 |
0 |
0 |
T30 |
48414 |
18258 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T35 |
8712 |
2045 |
0 |
0 |
T36 |
8878 |
1044 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
289383163 |
0 |
0 |
T1 |
7651 |
2136 |
0 |
0 |
T2 |
9006 |
2933 |
0 |
0 |
T3 |
2108 |
0 |
0 |
0 |
T4 |
0 |
320380 |
0 |
0 |
T7 |
644324 |
1112 |
0 |
0 |
T18 |
0 |
2255 |
0 |
0 |
T28 |
7770 |
510 |
0 |
0 |
T29 |
9476 |
3415 |
0 |
0 |
T30 |
48414 |
18258 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T35 |
8712 |
2045 |
0 |
0 |
T36 |
8878 |
1044 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T57,T58,T59 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T28,T29,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T28,T29,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T28,T29,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T28,T29,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T28,T29,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T29,T30 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
23700734 |
0 |
0 |
T4 |
326331 |
2230 |
0 |
0 |
T7 |
644324 |
113 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
109 |
0 |
0 |
T22 |
0 |
91 |
0 |
0 |
T23 |
0 |
98 |
0 |
0 |
T28 |
7770 |
1545 |
0 |
0 |
T29 |
9476 |
123 |
0 |
0 |
T30 |
48414 |
1128 |
0 |
0 |
T31 |
7147 |
864 |
0 |
0 |
T35 |
8712 |
87 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
23700734 |
0 |
0 |
T4 |
326331 |
2230 |
0 |
0 |
T7 |
644324 |
113 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
109 |
0 |
0 |
T22 |
0 |
91 |
0 |
0 |
T23 |
0 |
98 |
0 |
0 |
T28 |
7770 |
1545 |
0 |
0 |
T29 |
9476 |
123 |
0 |
0 |
T30 |
48414 |
1128 |
0 |
0 |
T31 |
7147 |
864 |
0 |
0 |
T35 |
8712 |
87 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
29600847 |
0 |
0 |
T1 |
7651 |
10 |
0 |
0 |
T2 |
9006 |
10 |
0 |
0 |
T3 |
2108 |
7 |
0 |
0 |
T7 |
644324 |
149 |
0 |
0 |
T28 |
7770 |
16 |
0 |
0 |
T29 |
9476 |
29 |
0 |
0 |
T30 |
48414 |
244 |
0 |
0 |
T31 |
7147 |
13 |
0 |
0 |
T35 |
8712 |
27 |
0 |
0 |
T36 |
8878 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2810 |
2810 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
39889064 |
0 |
0 |
T1 |
7651 |
10 |
0 |
0 |
T2 |
9006 |
10 |
0 |
0 |
T3 |
2108 |
7 |
0 |
0 |
T7 |
644324 |
687 |
0 |
0 |
T28 |
7770 |
48 |
0 |
0 |
T29 |
9476 |
29 |
0 |
0 |
T30 |
48414 |
1095 |
0 |
0 |
T31 |
7147 |
13 |
0 |
0 |
T35 |
8712 |
109 |
0 |
0 |
T36 |
8878 |
50 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2810 |
2810 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
783750 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
7840 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
117 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
8712 |
14 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2810 |
2810 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
1380578 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
7840 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
543 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T35 |
8712 |
48 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
6 |
0 |
0 |
T85 |
0 |
43 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2810 |
2810 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
28760135 |
0 |
0 |
T1 |
7651 |
10 |
0 |
0 |
T2 |
9006 |
10 |
0 |
0 |
T3 |
2108 |
7 |
0 |
0 |
T7 |
644324 |
149 |
0 |
0 |
T28 |
7770 |
16 |
0 |
0 |
T29 |
9476 |
13 |
0 |
0 |
T30 |
48414 |
127 |
0 |
0 |
T31 |
7147 |
13 |
0 |
0 |
T35 |
8712 |
13 |
0 |
0 |
T36 |
8878 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2810 |
2810 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
38508486 |
0 |
0 |
T1 |
7651 |
10 |
0 |
0 |
T2 |
9006 |
10 |
0 |
0 |
T3 |
2108 |
7 |
0 |
0 |
T7 |
644324 |
687 |
0 |
0 |
T28 |
7770 |
48 |
0 |
0 |
T29 |
9476 |
13 |
0 |
0 |
T30 |
48414 |
552 |
0 |
0 |
T31 |
7147 |
13 |
0 |
0 |
T35 |
8712 |
61 |
0 |
0 |
T36 |
8878 |
50 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492063726 |
491809474 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2810 |
2810 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T30,T35 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T29,T30,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T29,T30,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T29,T30,T35 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T29,T30,T35 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
1313802 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
7840 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
543 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T35 |
8712 |
48 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
6 |
0 |
0 |
T85 |
0 |
43 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
1313802 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
7840 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
543 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T35 |
8712 |
48 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
6 |
0 |
0 |
T85 |
0 |
43 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T30,T35 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T29,T30,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T29,T30,T35 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T29,T30,T35 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
588888 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
4869 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
117 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
8712 |
14 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
588888 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
4869 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
117 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
8712 |
14 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T30,T35,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T29,T30,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T29,T30,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T29,T30,T35 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T29,T30,T35 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T29,T30,T35 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T30,T35,T33 |
1 | 0 | Covered | T29,T30,T35 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T29,T30,T35 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T35 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T29,T30,T35 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
1020566 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
4869 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
543 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T35 |
8712 |
48 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
6 |
0 |
0 |
T85 |
0 |
43 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
490025465 |
0 |
0 |
T1 |
7651 |
7564 |
0 |
0 |
T2 |
9006 |
8927 |
0 |
0 |
T3 |
2108 |
2053 |
0 |
0 |
T7 |
644324 |
644253 |
0 |
0 |
T28 |
7770 |
7672 |
0 |
0 |
T29 |
9476 |
9384 |
0 |
0 |
T30 |
48414 |
48359 |
0 |
0 |
T31 |
7147 |
7060 |
0 |
0 |
T35 |
8712 |
8655 |
0 |
0 |
T36 |
8878 |
8821 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490228013 |
1020566 |
0 |
0 |
T4 |
326331 |
0 |
0 |
0 |
T7 |
644324 |
0 |
0 |
0 |
T17 |
1548 |
0 |
0 |
0 |
T18 |
9466 |
15 |
0 |
0 |
T19 |
7906 |
0 |
0 |
0 |
T24 |
0 |
4869 |
0 |
0 |
T29 |
9476 |
16 |
0 |
0 |
T30 |
48414 |
543 |
0 |
0 |
T31 |
7147 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T35 |
8712 |
48 |
0 |
0 |
T36 |
8878 |
0 |
0 |
0 |
T41 |
0 |
15680 |
0 |
0 |
T83 |
0 |
89 |
0 |
0 |
T84 |
0 |
6 |
0 |
0 |
T85 |
0 |
43 |
0 |
0 |