Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T58,T77 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
142966194 |
0 |
0 |
T1 |
246753 |
239123 |
0 |
0 |
T2 |
23185 |
17581 |
0 |
0 |
T3 |
307125 |
301457 |
0 |
0 |
T4 |
348669 |
343054 |
0 |
0 |
T25 |
8932 |
0 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
596 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
0 |
0 |
0 |
T30 |
0 |
230239 |
0 |
0 |
T34 |
0 |
240441 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T49 |
0 |
350940 |
0 |
0 |
T58 |
0 |
777 |
0 |
0 |
T98 |
0 |
204286 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
142966194 |
0 |
0 |
T1 |
246753 |
239123 |
0 |
0 |
T2 |
23185 |
17581 |
0 |
0 |
T3 |
307125 |
301457 |
0 |
0 |
T4 |
348669 |
343054 |
0 |
0 |
T25 |
8932 |
0 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
596 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
0 |
0 |
0 |
T30 |
0 |
230239 |
0 |
0 |
T34 |
0 |
240441 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T49 |
0 |
350940 |
0 |
0 |
T58 |
0 |
777 |
0 |
0 |
T98 |
0 |
204286 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T76,T99,T100 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
289356177 |
0 |
0 |
T1 |
246753 |
239076 |
0 |
0 |
T2 |
23185 |
16681 |
0 |
0 |
T3 |
307125 |
301441 |
0 |
0 |
T4 |
348669 |
342974 |
0 |
0 |
T25 |
8932 |
2572 |
0 |
0 |
T26 |
8478 |
3007 |
0 |
0 |
T27 |
7888 |
0 |
0 |
0 |
T28 |
8476 |
2290 |
0 |
0 |
T29 |
7824 |
307 |
0 |
0 |
T30 |
0 |
230186 |
0 |
0 |
T36 |
7194 |
1425 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
289356177 |
0 |
0 |
T1 |
246753 |
239076 |
0 |
0 |
T2 |
23185 |
16681 |
0 |
0 |
T3 |
307125 |
301441 |
0 |
0 |
T4 |
348669 |
342974 |
0 |
0 |
T25 |
8932 |
2572 |
0 |
0 |
T26 |
8478 |
3007 |
0 |
0 |
T27 |
7888 |
0 |
0 |
0 |
T28 |
8476 |
2290 |
0 |
0 |
T29 |
7824 |
307 |
0 |
0 |
T30 |
0 |
230186 |
0 |
0 |
T36 |
7194 |
1425 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T66,T67,T68 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
21667230 |
0 |
0 |
T1 |
246753 |
1755 |
0 |
0 |
T2 |
23185 |
0 |
0 |
0 |
T3 |
307125 |
897 |
0 |
0 |
T4 |
348669 |
5494 |
0 |
0 |
T25 |
8932 |
93 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
950 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
1442 |
0 |
0 |
T30 |
0 |
2092 |
0 |
0 |
T32 |
0 |
3237 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T90 |
0 |
107 |
0 |
0 |
T95 |
0 |
90 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
21667230 |
0 |
0 |
T1 |
246753 |
1755 |
0 |
0 |
T2 |
23185 |
0 |
0 |
0 |
T3 |
307125 |
897 |
0 |
0 |
T4 |
348669 |
5494 |
0 |
0 |
T25 |
8932 |
93 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
950 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
1442 |
0 |
0 |
T30 |
0 |
2092 |
0 |
0 |
T32 |
0 |
3237 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T90 |
0 |
107 |
0 |
0 |
T95 |
0 |
90 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
30683425 |
0 |
0 |
T1 |
246753 |
33796 |
0 |
0 |
T2 |
23185 |
99 |
0 |
0 |
T3 |
307125 |
150343 |
0 |
0 |
T4 |
348669 |
32623 |
0 |
0 |
T25 |
8932 |
14 |
0 |
0 |
T26 |
8478 |
10 |
0 |
0 |
T27 |
7888 |
13 |
0 |
0 |
T28 |
8476 |
10 |
0 |
0 |
T29 |
7824 |
12 |
0 |
0 |
T36 |
7194 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2815 |
2815 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
42486280 |
0 |
0 |
T1 |
246753 |
33796 |
0 |
0 |
T2 |
23185 |
463 |
0 |
0 |
T3 |
307125 |
150343 |
0 |
0 |
T4 |
348669 |
146512 |
0 |
0 |
T25 |
8932 |
14 |
0 |
0 |
T26 |
8478 |
10 |
0 |
0 |
T27 |
7888 |
71 |
0 |
0 |
T28 |
8476 |
10 |
0 |
0 |
T29 |
7824 |
12 |
0 |
0 |
T36 |
7194 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2815 |
2815 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
796081 |
0 |
0 |
T2 |
23185 |
14 |
0 |
0 |
T3 |
307125 |
0 |
0 |
0 |
T4 |
348669 |
0 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
31 |
0 |
0 |
T25 |
8932 |
0 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
0 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
0 |
0 |
0 |
T30 |
235883 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T35 |
0 |
120 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T90 |
0 |
16 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
794 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2815 |
2815 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
1786663 |
0 |
0 |
T2 |
23185 |
71 |
0 |
0 |
T3 |
307125 |
0 |
0 |
0 |
T4 |
348669 |
0 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
125 |
0 |
0 |
T25 |
8932 |
0 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
0 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
0 |
0 |
0 |
T30 |
235883 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T35 |
0 |
570 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T90 |
0 |
61 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
794 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2815 |
2815 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
29817514 |
0 |
0 |
T1 |
246753 |
33796 |
0 |
0 |
T2 |
23185 |
85 |
0 |
0 |
T3 |
307125 |
150343 |
0 |
0 |
T4 |
348669 |
32623 |
0 |
0 |
T25 |
8932 |
14 |
0 |
0 |
T26 |
8478 |
10 |
0 |
0 |
T27 |
7888 |
13 |
0 |
0 |
T28 |
8476 |
10 |
0 |
0 |
T29 |
7824 |
12 |
0 |
0 |
T36 |
7194 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2815 |
2815 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
40699617 |
0 |
0 |
T1 |
246753 |
33796 |
0 |
0 |
T2 |
23185 |
392 |
0 |
0 |
T3 |
307125 |
150343 |
0 |
0 |
T4 |
348669 |
146512 |
0 |
0 |
T25 |
8932 |
14 |
0 |
0 |
T26 |
8478 |
10 |
0 |
0 |
T27 |
7888 |
71 |
0 |
0 |
T28 |
8476 |
10 |
0 |
0 |
T29 |
7824 |
12 |
0 |
0 |
T36 |
7194 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493114846 |
492860412 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2815 |
2815 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T90,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T90,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T90,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T90,T91 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T90,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T90,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T90,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T90,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
1707198 |
0 |
0 |
T2 |
23185 |
71 |
0 |
0 |
T3 |
307125 |
0 |
0 |
0 |
T4 |
348669 |
0 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
125 |
0 |
0 |
T25 |
8932 |
0 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
0 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
0 |
0 |
0 |
T30 |
235883 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T35 |
0 |
570 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T90 |
0 |
61 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
794 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
1707198 |
0 |
0 |
T2 |
23185 |
71 |
0 |
0 |
T3 |
307125 |
0 |
0 |
0 |
T4 |
348669 |
0 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
125 |
0 |
0 |
T25 |
8932 |
0 |
0 |
0 |
T26 |
8478 |
0 |
0 |
0 |
T27 |
7888 |
0 |
0 |
0 |
T28 |
8476 |
0 |
0 |
0 |
T29 |
7824 |
0 |
0 |
0 |
T30 |
235883 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T35 |
0 |
570 |
0 |
0 |
T36 |
7194 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T90 |
0 |
61 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
794 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T90,T33,T91 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T90,T33,T91 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T90,T33,T91 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T90,T33,T91 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T90,T33,T91 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T90,T33,T91 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T90,T33,T91 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
599614 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
31 |
0 |
0 |
T32 |
11199 |
0 |
0 |
0 |
T33 |
8000 |
3 |
0 |
0 |
T34 |
249539 |
0 |
0 |
0 |
T35 |
0 |
120 |
0 |
0 |
T43 |
7192 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
8901 |
0 |
0 |
0 |
T58 |
6660 |
0 |
0 |
0 |
T90 |
9354 |
16 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
374 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
3711 |
0 |
0 |
T95 |
9284 |
0 |
0 |
0 |
T96 |
8843 |
0 |
0 |
0 |
T97 |
11167 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
599614 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
31 |
0 |
0 |
T32 |
11199 |
0 |
0 |
0 |
T33 |
8000 |
3 |
0 |
0 |
T34 |
249539 |
0 |
0 |
0 |
T35 |
0 |
120 |
0 |
0 |
T43 |
7192 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
8901 |
0 |
0 |
0 |
T58 |
6660 |
0 |
0 |
0 |
T90 |
9354 |
16 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
374 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
3711 |
0 |
0 |
T95 |
9284 |
0 |
0 |
0 |
T96 |
8843 |
0 |
0 |
0 |
T97 |
11167 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T90,T35,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T90,T33,T91 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T90,T33,T91 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T90,T91,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T90,T33,T91 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T90,T33,T91 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T90,T33,T91 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T90,T35,T20 |
1 | 0 | Covered | T90,T33,T91 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T90,T33,T91 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T90,T33,T91 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T90,T33,T91 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T90,T33,T91 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
1378113 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
125 |
0 |
0 |
T32 |
11199 |
0 |
0 |
0 |
T33 |
8000 |
3 |
0 |
0 |
T34 |
249539 |
0 |
0 |
0 |
T35 |
0 |
570 |
0 |
0 |
T43 |
7192 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
8901 |
0 |
0 |
0 |
T58 |
6660 |
0 |
0 |
0 |
T90 |
9354 |
61 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
374 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
11670 |
0 |
0 |
T95 |
9284 |
0 |
0 |
0 |
T96 |
8843 |
0 |
0 |
0 |
T97 |
11167 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
491020893 |
0 |
0 |
T1 |
246753 |
246694 |
0 |
0 |
T2 |
23185 |
23117 |
0 |
0 |
T3 |
307125 |
307075 |
0 |
0 |
T4 |
348669 |
348618 |
0 |
0 |
T25 |
8932 |
8863 |
0 |
0 |
T26 |
8478 |
8427 |
0 |
0 |
T27 |
7888 |
7797 |
0 |
0 |
T28 |
8476 |
8408 |
0 |
0 |
T29 |
7824 |
7738 |
0 |
0 |
T36 |
7194 |
7127 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491225518 |
1378113 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
125 |
0 |
0 |
T32 |
11199 |
0 |
0 |
0 |
T33 |
8000 |
3 |
0 |
0 |
T34 |
249539 |
0 |
0 |
0 |
T35 |
0 |
570 |
0 |
0 |
T43 |
7192 |
0 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
8901 |
0 |
0 |
0 |
T58 |
6660 |
0 |
0 |
0 |
T90 |
9354 |
61 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T92 |
0 |
374 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
11670 |
0 |
0 |
T95 |
9284 |
0 |
0 |
0 |
T96 |
8843 |
0 |
0 |
0 |
T97 |
11167 |
0 |
0 |
0 |