Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T38,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T67,T69 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T38,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T38,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T38,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
143106095 |
0 |
0 |
T4 |
426650 |
418220 |
0 |
0 |
T5 |
242755 |
236863 |
0 |
0 |
T6 |
0 |
210613 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
0 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
10496 |
0 |
0 |
0 |
T34 |
8958 |
0 |
0 |
0 |
T37 |
0 |
571 |
0 |
0 |
T38 |
16540 |
9010 |
0 |
0 |
T45 |
0 |
242819 |
0 |
0 |
T86 |
0 |
16348 |
0 |
0 |
T88 |
0 |
170080 |
0 |
0 |
T89 |
0 |
122542 |
0 |
0 |
T90 |
0 |
556 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
143106095 |
0 |
0 |
T4 |
426650 |
418220 |
0 |
0 |
T5 |
242755 |
236863 |
0 |
0 |
T6 |
0 |
210613 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
0 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
10496 |
0 |
0 |
0 |
T34 |
8958 |
0 |
0 |
0 |
T37 |
0 |
571 |
0 |
0 |
T38 |
16540 |
9010 |
0 |
0 |
T45 |
0 |
242819 |
0 |
0 |
T86 |
0 |
16348 |
0 |
0 |
T88 |
0 |
170080 |
0 |
0 |
T89 |
0 |
122542 |
0 |
0 |
T90 |
0 |
556 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T68,T91,T92 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
288120530 |
0 |
0 |
T1 |
43654 |
16098 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
903 |
0 |
0 |
T4 |
426650 |
418169 |
0 |
0 |
T28 |
13402 |
2235 |
0 |
0 |
T29 |
9847 |
2113 |
0 |
0 |
T30 |
8581 |
302 |
0 |
0 |
T31 |
319581 |
197401 |
0 |
0 |
T32 |
7723 |
307 |
0 |
0 |
T33 |
0 |
2377 |
0 |
0 |
T38 |
16540 |
10230 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
288120530 |
0 |
0 |
T1 |
43654 |
16098 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
903 |
0 |
0 |
T4 |
426650 |
418169 |
0 |
0 |
T28 |
13402 |
2235 |
0 |
0 |
T29 |
9847 |
2113 |
0 |
0 |
T30 |
8581 |
302 |
0 |
0 |
T31 |
319581 |
197401 |
0 |
0 |
T32 |
7723 |
307 |
0 |
0 |
T33 |
0 |
2377 |
0 |
0 |
T38 |
16540 |
10230 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T58,T59,T60 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
23029111 |
0 |
0 |
T1 |
43654 |
1068 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
95 |
0 |
0 |
T4 |
426650 |
2252 |
0 |
0 |
T5 |
0 |
479 |
0 |
0 |
T28 |
13402 |
3167 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
91 |
0 |
0 |
T31 |
319581 |
12549 |
0 |
0 |
T32 |
7723 |
1412 |
0 |
0 |
T33 |
0 |
91 |
0 |
0 |
T34 |
0 |
91 |
0 |
0 |
T38 |
16540 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
23029111 |
0 |
0 |
T1 |
43654 |
1068 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
95 |
0 |
0 |
T4 |
426650 |
2252 |
0 |
0 |
T5 |
0 |
479 |
0 |
0 |
T28 |
13402 |
3167 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
91 |
0 |
0 |
T31 |
319581 |
12549 |
0 |
0 |
T32 |
7723 |
1412 |
0 |
0 |
T33 |
0 |
91 |
0 |
0 |
T34 |
0 |
91 |
0 |
0 |
T38 |
16540 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
30668771 |
0 |
0 |
T1 |
43654 |
227 |
0 |
0 |
T2 |
7381 |
11 |
0 |
0 |
T3 |
7822 |
18 |
0 |
0 |
T4 |
426650 |
57799 |
0 |
0 |
T28 |
13402 |
16 |
0 |
0 |
T29 |
9847 |
10 |
0 |
0 |
T30 |
8581 |
12 |
0 |
0 |
T31 |
319581 |
4246 |
0 |
0 |
T32 |
7723 |
12 |
0 |
0 |
T38 |
16540 |
56 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2807 |
2807 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
40590333 |
0 |
0 |
T1 |
43654 |
227 |
0 |
0 |
T2 |
7381 |
11 |
0 |
0 |
T3 |
7822 |
18 |
0 |
0 |
T4 |
426650 |
57799 |
0 |
0 |
T28 |
13402 |
16 |
0 |
0 |
T29 |
9847 |
52 |
0 |
0 |
T30 |
8581 |
12 |
0 |
0 |
T31 |
319581 |
3625 |
0 |
0 |
T32 |
7723 |
12 |
0 |
0 |
T38 |
16540 |
56 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2807 |
2807 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
775119 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
3025 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
16540 |
4 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T86 |
0 |
20 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2807 |
2807 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
1270014 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
3025 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
23 |
0 |
0 |
T38 |
16540 |
4 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T86 |
0 |
20 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2807 |
2807 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
29834806 |
0 |
0 |
T1 |
43654 |
127 |
0 |
0 |
T2 |
7381 |
11 |
0 |
0 |
T3 |
7822 |
13 |
0 |
0 |
T4 |
426650 |
57799 |
0 |
0 |
T28 |
13402 |
16 |
0 |
0 |
T29 |
9847 |
10 |
0 |
0 |
T30 |
8581 |
12 |
0 |
0 |
T31 |
319581 |
600 |
0 |
0 |
T32 |
7723 |
12 |
0 |
0 |
T38 |
16540 |
52 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2807 |
2807 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
39320319 |
0 |
0 |
T1 |
43654 |
127 |
0 |
0 |
T2 |
7381 |
11 |
0 |
0 |
T3 |
7822 |
13 |
0 |
0 |
T4 |
426650 |
57799 |
0 |
0 |
T28 |
13402 |
16 |
0 |
0 |
T29 |
9847 |
52 |
0 |
0 |
T30 |
8581 |
12 |
0 |
0 |
T31 |
319581 |
600 |
0 |
0 |
T32 |
7723 |
12 |
0 |
0 |
T38 |
16540 |
52 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489151700 |
488895366 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2807 |
2807 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T38 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T38 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T38 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T38,T34 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T38 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T38 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T38 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T38 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
1226357 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
3025 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
23 |
0 |
0 |
T38 |
16540 |
4 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T86 |
0 |
20 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
1226357 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
3025 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
23 |
0 |
0 |
T38 |
16540 |
4 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T86 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
584054 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
1774 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
16540 |
0 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T87 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
584054 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
1774 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
16540 |
0 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T87 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T20,T24 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T34,T36 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T20,T24 |
1 | 0 | Covered | T1,T3,T31 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
935069 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T20 |
0 |
5 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
1774 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
16540 |
0 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T87 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
487276602 |
0 |
0 |
T1 |
43654 |
43561 |
0 |
0 |
T2 |
7381 |
7320 |
0 |
0 |
T3 |
7822 |
7760 |
0 |
0 |
T4 |
426650 |
426580 |
0 |
0 |
T28 |
13402 |
13305 |
0 |
0 |
T29 |
9847 |
9772 |
0 |
0 |
T30 |
8581 |
8496 |
0 |
0 |
T31 |
319581 |
319512 |
0 |
0 |
T32 |
7723 |
7630 |
0 |
0 |
T38 |
16540 |
16483 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487480219 |
935069 |
0 |
0 |
T1 |
43654 |
100 |
0 |
0 |
T2 |
7381 |
0 |
0 |
0 |
T3 |
7822 |
5 |
0 |
0 |
T4 |
426650 |
0 |
0 |
0 |
T20 |
0 |
5 |
0 |
0 |
T28 |
13402 |
0 |
0 |
0 |
T29 |
9847 |
0 |
0 |
0 |
T30 |
8581 |
0 |
0 |
0 |
T31 |
319581 |
1774 |
0 |
0 |
T32 |
7723 |
0 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T36 |
0 |
16160 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
16540 |
0 |
0 |
0 |
T85 |
0 |
16 |
0 |
0 |
T87 |
0 |
16 |
0 |
0 |